source: PlatformSupport/CustomPeripherals/pcores/radio_controller_v1_22_a/data/radio_controller_v2_1_0.mpd

Last change on this file was 1410, checked in by sgupta, 14 years ago

updated radio controller and bridge without the rate change filters

File size: 9.2 KB
Line 
1BEGIN radio_controller
2
3## Peripheral Options
4OPTION IPTYPE = PERIPHERAL
5OPTION IMP_NETLIST = TRUE
6OPTION HDL = MIXED
7OPTION IP_GROUP = MICROBLAZE:PPC:USER
8OPTION DESC = "WARP Radio Controller (PLB46)"
9OPTION USAGE_LEVEL = BASE_USER #Enable this core in base system builder
10
11IO_INTERFACE IO_IF = radio_controller, IO_TYPE = WARP_RADIOCONTROLLER_V1
12
13## Bus Interfaces
14BUS_INTERFACE BUS = SPLB, BUS_TYPE = SLAVE, BUS_STD = PLBV46
15
16## Generics for VHDL or Parameters for Verilog
17PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, BUS = SPLB, ADDRESS = BASE, PAIR = C_HIGHADDR
18PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, BUS = SPLB, ADDRESS = HIGH, PAIR = C_BASEADDR
19PARAMETER C_SPLB_AWIDTH = 32, DT = INTEGER, BUS = SPLB, ASSIGNMENT = CONSTANT
20PARAMETER C_SPLB_DWIDTH = 128, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
21PARAMETER C_SPLB_NUM_MASTERS = 8, DT = INTEGER, BUS = SPLB, RANGE = (1:16)
22PARAMETER C_SPLB_MID_WIDTH = 3, DT = INTEGER, BUS = SPLB, RANGE = (1:4)
23PARAMETER C_SPLB_NATIVE_DWIDTH = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128), ASSIGNMENT = CONSTANT
24PARAMETER C_SPLB_P2P = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1)
25PARAMETER C_SPLB_SUPPORT_BURSTS = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1), ASSIGNMENT = CONSTANT
26PARAMETER C_SPLB_SMALLEST_MASTER = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
27PARAMETER C_SPLB_CLK_PERIOD_PS = 10000, DT = INTEGER, BUS = SPLB
28PARAMETER C_FAMILY = virtex4, DT = STRING
29
30## Ports
31PORT SPLB_Clk = "", DIR = I, SIGIS = CLK, BUS = SPLB
32PORT SPLB_Rst = SPLB_Rst, DIR = I, SIGIS = RST, BUS = SPLB
33PORT PLB_ABus = PLB_ABus, DIR = I, VEC = [0:31], BUS = SPLB
34PORT PLB_UABus = PLB_UABus, DIR = I, VEC = [0:31], BUS = SPLB
35PORT PLB_PAValid = PLB_PAValid, DIR = I, BUS = SPLB
36PORT PLB_SAValid = PLB_SAValid, DIR = I, BUS = SPLB
37PORT PLB_rdPrim = PLB_rdPrim, DIR = I, BUS = SPLB
38PORT PLB_wrPrim = PLB_wrPrim, DIR = I, BUS = SPLB
39PORT PLB_masterID = PLB_masterID, DIR = I, VEC = [0:(C_SPLB_MID_WIDTH-1)], BUS = SPLB
40PORT PLB_abort = PLB_abort, DIR = I, BUS = SPLB
41PORT PLB_busLock = PLB_busLock, DIR = I, BUS = SPLB
42PORT PLB_RNW = PLB_RNW, DIR = I, BUS = SPLB
43PORT PLB_BE = PLB_BE, DIR = I, VEC = [0:((C_SPLB_DWIDTH/8)-1)], BUS = SPLB
44PORT PLB_MSize = PLB_MSize, DIR = I, VEC = [0:1], BUS = SPLB
45PORT PLB_size = PLB_size, DIR = I, VEC = [0:3], BUS = SPLB
46PORT PLB_type = PLB_type, DIR = I, VEC = [0:2], BUS = SPLB
47PORT PLB_lockErr = PLB_lockErr, DIR = I, BUS = SPLB
48PORT PLB_wrDBus = PLB_wrDBus, DIR = I, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
49PORT PLB_wrBurst = PLB_wrBurst, DIR = I, BUS = SPLB
50PORT PLB_rdBurst = PLB_rdBurst, DIR = I, BUS = SPLB
51PORT PLB_wrPendReq = PLB_wrPendReq, DIR = I, BUS = SPLB
52PORT PLB_rdPendReq = PLB_rdPendReq, DIR = I, BUS = SPLB
53PORT PLB_wrPendPri = PLB_wrPendPri, DIR = I, VEC = [0:1], BUS = SPLB
54PORT PLB_rdPendPri = PLB_rdPendPri, DIR = I, VEC = [0:1], BUS = SPLB
55PORT PLB_reqPri = PLB_reqPri, DIR = I, VEC = [0:1], BUS = SPLB
56PORT PLB_TAttribute = PLB_TAttribute, DIR = I, VEC = [0:15], BUS = SPLB
57PORT Sl_addrAck = Sl_addrAck, DIR = O, BUS = SPLB
58PORT Sl_SSize = Sl_SSize, DIR = O, VEC = [0:1], BUS = SPLB
59PORT Sl_wait = Sl_wait, DIR = O, BUS = SPLB
60PORT Sl_rearbitrate = Sl_rearbitrate, DIR = O, BUS = SPLB
61PORT Sl_wrDAck = Sl_wrDAck, DIR = O, BUS = SPLB
62PORT Sl_wrComp = Sl_wrComp, DIR = O, BUS = SPLB
63PORT Sl_wrBTerm = Sl_wrBTerm, DIR = O, BUS = SPLB
64PORT Sl_rdDBus = Sl_rdDBus, DIR = O, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
65PORT Sl_rdWdAddr = Sl_rdWdAddr, DIR = O, VEC = [0:3], BUS = SPLB
66PORT Sl_rdDAck = Sl_rdDAck, DIR = O, BUS = SPLB
67PORT Sl_rdComp = Sl_rdComp, DIR = O, BUS = SPLB
68PORT Sl_rdBTerm = Sl_rdBTerm, DIR = O, BUS = SPLB
69PORT Sl_MBusy = Sl_MBusy, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
70PORT Sl_MWrErr = Sl_MWrErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
71PORT Sl_MRdErr = Sl_MRdErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
72PORT Sl_MIRQ = Sl_MIRQ, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
73
74
75PORT controller_logic_clk = "", DIR = O
76PORT spi_clk = "", DIR = O
77PORT data_out = "", DIR = O
78PORT radio1_cs = "", DIR = O
79PORT radio2_cs = "", DIR = O
80PORT radio3_cs = "", DIR = O
81PORT radio4_cs = "", DIR = O
82PORT dac1_cs = "", DIR = O
83PORT dac2_cs = "", DIR = O
84PORT dac3_cs = "", DIR = O
85PORT dac4_cs = "", DIR = O
86
87PORT radio1_SHDN = "", DIR = O
88PORT radio1_TxEn = "", DIR = O
89PORT radio1_RxEn = "", DIR = O
90PORT radio1_RxHP = "", DIR = O
91PORT radio1_LD = "", DIR = I
92PORT radio1_24PA = "", DIR = O
93PORT radio1_5PA = "", DIR = O
94PORT radio1_ANTSW = "", DIR = O, VEC = [0:1], IO_IS = radio1_antsw
95PORT radio1_LED = "", DIR = O, VEC = [0:2], IO_IS = radio1_LED
96PORT radio1_ADC_RX_DCS = "", DIR = O
97PORT radio1_ADC_RX_DFS = "", DIR = O
98PORT radio1_ADC_RX_OTRA = "", DIR = I
99PORT radio1_ADC_RX_OTRB = "", DIR = I
100PORT radio1_ADC_RX_PWDNA = "", DIR = O
101PORT radio1_ADC_RX_PWDNB = "", DIR = O
102PORT radio1_DIPSW = "", DIR = I, VEC = [0:3], IO_IS = radio1_dipsw
103PORT radio1_RSSI_ADC_CLAMP = "", DIR = O
104PORT radio1_RSSI_ADC_HIZ = "", DIR = O
105PORT radio1_RSSI_ADC_OTR = "", DIR = I
106PORT radio1_RSSI_ADC_SLEEP = "", DIR = O
107PORT radio1_RSSI_ADC_D = "", DIR = I, VEC = [0:9], IO_IS = radio1_rssi_ADC_D
108PORT radio1_TX_DAC_PLL_LOCK = "", DIR = I
109PORT radio1_TX_DAC_RESET = "", DIR = O
110PORT radio1_SHDN_external = "", DIR = I
111PORT radio1_TxEn_external = "", DIR = I
112PORT radio1_RxEn_external = "", DIR = I
113PORT radio1_RxHP_external = "", DIR = I
114PORT radio1_TxGain = "", DIR = O, VEC = [0:5], IO_IS = radio1_TxGain
115PORT radio1_TxStart = "", DIR = O
116
117PORT radio2_SHDN = "", DIR = O
118PORT radio2_TxEn = "", DIR = O
119PORT radio2_RxEn = "", DIR = O
120PORT radio2_RxHP = "", DIR = O
121PORT radio2_LD = "", DIR = I
122PORT radio2_24PA = "", DIR = O
123PORT radio2_5PA = "", DIR = O
124PORT radio2_ANTSW = "", DIR = O, VEC = [0:1], IO_IS = radio2_antsw
125PORT radio2_LED = "", DIR = O, VEC = [0:2], IO_IS = radio2_LED
126PORT radio2_ADC_RX_DCS = "", DIR = O
127PORT radio2_ADC_RX_DFS = "", DIR = O
128PORT radio2_ADC_RX_OTRA = "", DIR = I
129PORT radio2_ADC_RX_OTRB = "", DIR = I
130PORT radio2_ADC_RX_PWDNA = "", DIR = O
131PORT radio2_ADC_RX_PWDNB = "", DIR = O
132PORT radio2_DIPSW = "", DIR = I, VEC = [0:3], IO_IS = radio2_dipsw
133PORT radio2_RSSI_ADC_CLAMP = "", DIR = O
134PORT radio2_RSSI_ADC_HIZ = "", DIR = O
135PORT radio2_RSSI_ADC_OTR = "", DIR = I
136PORT radio2_RSSI_ADC_SLEEP = "", DIR = O
137PORT radio2_RSSI_ADC_D = "", DIR = I, VEC = [0:9], IO_IS = radio2_rssi_ADC_D
138PORT radio2_TX_DAC_PLL_LOCK = "", DIR = I
139PORT radio2_TX_DAC_RESET = "", DIR = O
140PORT radio2_SHDN_external = "", DIR = I
141PORT radio2_TxEn_external = "", DIR = I
142PORT radio2_RxEn_external = "", DIR = I
143PORT radio2_RxHP_external = "", DIR = I
144PORT radio2_TxGain = "", DIR = O, VEC = [0:5], IO_IS = radio2_TxGain
145PORT radio2_TxStart = "", DIR = O
146
147PORT radio3_SHDN = "", DIR = O
148PORT radio3_TxEn = "", DIR = O
149PORT radio3_RxEn = "", DIR = O
150PORT radio3_RxHP = "", DIR = O
151PORT radio3_LD = "", DIR = I
152PORT radio3_24PA = "", DIR = O
153PORT radio3_5PA = "", DIR = O
154PORT radio3_ANTSW = "", DIR = O, VEC = [0:1], IO_IS = radio3_antsw
155PORT radio3_LED = "", DIR = O, VEC = [0:2], IO_IS = radio3_LED
156PORT radio3_ADC_RX_DCS = "", DIR = O
157PORT radio3_ADC_RX_DFS = "", DIR = O
158PORT radio3_ADC_RX_OTRA = "", DIR = I
159PORT radio3_ADC_RX_OTRB = "", DIR = I
160PORT radio3_ADC_RX_PWDNA = "", DIR = O
161PORT radio3_ADC_RX_PWDNB = "", DIR = O
162PORT radio3_DIPSW = "", DIR = I, VEC = [0:3], IO_IS = radio3_dipsw
163PORT radio3_RSSI_ADC_CLAMP = "", DIR = O
164PORT radio3_RSSI_ADC_HIZ = "", DIR = O
165PORT radio3_RSSI_ADC_OTR = "", DIR = I
166PORT radio3_RSSI_ADC_SLEEP = "", DIR = O
167PORT radio3_RSSI_ADC_D = "", DIR = I, VEC = [0:9], IO_IS = radio3_rssi_ADC_D
168PORT radio3_TX_DAC_PLL_LOCK = "", DIR = I
169PORT radio3_TX_DAC_RESET = "", DIR = O
170PORT radio3_SHDN_external = "", DIR = I
171PORT radio3_TxEn_external = "", DIR = I
172PORT radio3_RxEn_external = "", DIR = I
173PORT radio3_RxHP_external = "", DIR = I
174PORT radio3_TxGain = "", DIR = O, VEC = [0:5], IO_IS = radio3_TxGain
175PORT radio3_TxStart = "", DIR = O
176
177PORT radio4_SHDN = "", DIR = O
178PORT radio4_TxEn = "", DIR = O
179PORT radio4_RxEn = "", DIR = O
180PORT radio4_RxHP = "", DIR = O
181PORT radio4_LD = "", DIR = I
182PORT radio4_24PA = "", DIR = O
183PORT radio4_5PA = "", DIR = O
184PORT radio4_ANTSW = "", DIR = O, VEC = [0:1], IO_IS = radio4_antsw
185PORT radio4_LED = "", DIR = O, VEC = [0:2], IO_IS = radio4_LED
186PORT radio4_ADC_RX_DCS = "", DIR = O
187PORT radio4_ADC_RX_DFS = "", DIR = O
188PORT radio4_ADC_RX_OTRA = "", DIR = I
189PORT radio4_ADC_RX_OTRB = "", DIR = I
190PORT radio4_ADC_RX_PWDNA = "", DIR = O
191PORT radio4_ADC_RX_PWDNB = "", DIR = O
192PORT radio4_DIPSW = "", DIR = I, VEC = [0:3], IO_IS = radio4_dipsw
193PORT radio4_RSSI_ADC_CLAMP = "", DIR = O
194PORT radio4_RSSI_ADC_HIZ = "", DIR = O
195PORT radio4_RSSI_ADC_OTR = "", DIR = I
196PORT radio4_RSSI_ADC_SLEEP = "", DIR = O
197PORT radio4_RSSI_ADC_D = "", DIR = I, VEC = [0:9], IO_IS = radio4_rssi_ADC_D
198PORT radio4_TX_DAC_PLL_LOCK = "", DIR = I
199PORT radio4_TX_DAC_RESET = "", DIR = O
200PORT radio4_SHDN_external = "", DIR = I
201PORT radio4_TxEn_external = "", DIR = I
202PORT radio4_RxEn_external = "", DIR = I
203PORT radio4_RxHP_external = "", DIR = I
204PORT radio4_TxGain = "", DIR = O, VEC = [0:5], IO_IS = radio4_TxGain
205PORT radio4_TxStart = "", DIR = O
206
207END
Note: See TracBrowser for help on using the repository browser.