source: PlatformSupport/CustomPeripherals/pcores/w3_clock_controller_v3_00_b/data/w3_clock_controller_v2_1_0.mpd

Last change on this file was 1766, checked in by murphpo, 12 years ago
File size: 5.5 KB
Line 
1###################################################################
2##
3## Name     : warp_clock_controller
4## Desc     : Microprocessor Peripheral Description
5##          : Automatically generated by PsfUtility
6##
7###################################################################
8
9BEGIN w3_clock_controller
10
11## Peripheral Options
12OPTION IPTYPE = PERIPHERAL
13OPTION IMP_NETLIST = TRUE
14OPTION HDL = MIXED
15OPTION IP_GROUP = MICROBLAZE:PPC:USER
16OPTION DESC = WARP v3 Clock Buffer Controller
17OPTION ARCH_SUPPORT_MAP = (virtex6=DEVELOPMENT)
18OPTION LONG_DESC="Implements SPI master and other logic for configuring the AD9512 clock buffers on the WARP v3 board"
19
20IO_INTERFACE IO_IF = clk_buffer_SPI, IO_TYPE = W3_CLKCONFIG_V1
21IO_INTERFACE IO_IF = usr_gpio, IO_TYPE = W3_CLKCONFIG_V1
22
23## Bus Interfaces
24BUS_INTERFACE BUS = SPLB, BUS_STD = PLBV46, BUS_TYPE = SLAVE
25
26## Generics for VHDL or Parameters for Verilog
27PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = SPLB
28PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = SPLB
29PARAMETER C_SPLB_AWIDTH = 32, DT = INTEGER, BUS = SPLB, ASSIGNMENT = CONSTANT
30PARAMETER C_SPLB_DWIDTH = 128, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
31PARAMETER C_SPLB_NUM_MASTERS = 8, DT = INTEGER, BUS = SPLB, RANGE = (1:16)
32PARAMETER C_SPLB_MID_WIDTH = 3, DT = INTEGER, BUS = SPLB, RANGE = (1:4)
33PARAMETER C_SPLB_NATIVE_DWIDTH = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128), ASSIGNMENT = CONSTANT
34PARAMETER C_SPLB_P2P = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1)
35PARAMETER C_SPLB_SUPPORT_BURSTS = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1), ASSIGNMENT = CONSTANT
36PARAMETER C_SPLB_SMALLEST_MASTER = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
37PARAMETER C_SPLB_CLK_PERIOD_PS = 10000, DT = INTEGER, BUS = SPLB
38PARAMETER C_INCLUDE_DPHASE_TIMER = 0, DT = INTEGER, RANGE = (0, 1)
39PARAMETER C_FAMILY = virtex6, DT = STRING
40
41## Ports
42PORT SPLB_Clk = "", DIR = I, SIGIS = CLK, BUS = SPLB
43PORT SPLB_Rst = SPLB_Rst, DIR = I, SIGIS = RST, BUS = SPLB
44PORT PLB_ABus = PLB_ABus, DIR = I, VEC = [0:31], BUS = SPLB
45PORT PLB_UABus = PLB_UABus, DIR = I, VEC = [0:31], BUS = SPLB
46PORT PLB_PAValid = PLB_PAValid, DIR = I, BUS = SPLB
47PORT PLB_SAValid = PLB_SAValid, DIR = I, BUS = SPLB
48PORT PLB_rdPrim = PLB_rdPrim, DIR = I, BUS = SPLB
49PORT PLB_wrPrim = PLB_wrPrim, DIR = I, BUS = SPLB
50PORT PLB_masterID = PLB_masterID, DIR = I, VEC = [0:(C_SPLB_MID_WIDTH-1)], BUS = SPLB
51PORT PLB_abort = PLB_abort, DIR = I, BUS = SPLB
52PORT PLB_busLock = PLB_busLock, DIR = I, BUS = SPLB
53PORT PLB_RNW = PLB_RNW, DIR = I, BUS = SPLB
54PORT PLB_BE = PLB_BE, DIR = I, VEC = [0:((C_SPLB_DWIDTH/8)-1)], BUS = SPLB
55PORT PLB_MSize = PLB_MSize, DIR = I, VEC = [0:1], BUS = SPLB
56PORT PLB_size = PLB_size, DIR = I, VEC = [0:3], BUS = SPLB
57PORT PLB_type = PLB_type, DIR = I, VEC = [0:2], BUS = SPLB
58PORT PLB_lockErr = PLB_lockErr, DIR = I, BUS = SPLB
59PORT PLB_wrDBus = PLB_wrDBus, DIR = I, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
60PORT PLB_wrBurst = PLB_wrBurst, DIR = I, BUS = SPLB
61PORT PLB_rdBurst = PLB_rdBurst, DIR = I, BUS = SPLB
62PORT PLB_wrPendReq = PLB_wrPendReq, DIR = I, BUS = SPLB
63PORT PLB_rdPendReq = PLB_rdPendReq, DIR = I, BUS = SPLB
64PORT PLB_wrPendPri = PLB_wrPendPri, DIR = I, VEC = [0:1], BUS = SPLB
65PORT PLB_rdPendPri = PLB_rdPendPri, DIR = I, VEC = [0:1], BUS = SPLB
66PORT PLB_reqPri = PLB_reqPri, DIR = I, VEC = [0:1], BUS = SPLB
67PORT PLB_TAttribute = PLB_TAttribute, DIR = I, VEC = [0:15], BUS = SPLB
68PORT Sl_addrAck = Sl_addrAck, DIR = O, BUS = SPLB
69PORT Sl_SSize = Sl_SSize, DIR = O, VEC = [0:1], BUS = SPLB
70PORT Sl_wait = Sl_wait, DIR = O, BUS = SPLB
71PORT Sl_rearbitrate = Sl_rearbitrate, DIR = O, BUS = SPLB
72PORT Sl_wrDAck = Sl_wrDAck, DIR = O, BUS = SPLB
73PORT Sl_wrComp = Sl_wrComp, DIR = O, BUS = SPLB
74PORT Sl_wrBTerm = Sl_wrBTerm, DIR = O, BUS = SPLB
75PORT Sl_rdDBus = Sl_rdDBus, DIR = O, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
76PORT Sl_rdWdAddr = Sl_rdWdAddr, DIR = O, VEC = [0:3], BUS = SPLB
77PORT Sl_rdDAck = Sl_rdDAck, DIR = O, BUS = SPLB
78PORT Sl_rdComp = Sl_rdComp, DIR = O, BUS = SPLB
79PORT Sl_rdBTerm = Sl_rdBTerm, DIR = O, BUS = SPLB
80PORT Sl_MBusy = Sl_MBusy, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
81PORT Sl_MWrErr = Sl_MWrErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
82PORT Sl_MRdErr = Sl_MRdErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
83PORT Sl_MIRQ = Sl_MIRQ, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
84
85
86PORT samp_spi_sclk = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=sclk
87PORT samp_spi_mosi = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=mosi
88PORT samp_spi_miso = "", DIR = I, IO_IF=clk_buffer_SPI, IO_IS=miso
89PORT samp_spi_cs_n = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=csn
90PORT samp_func   = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=func
91
92PORT rfref_spi_sclk = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=sclk
93PORT rfref_spi_mosi = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=mosi
94PORT rfref_spi_miso = "", DIR = I, IO_IF=clk_buffer_SPI, IO_IS=miso
95PORT rfref_spi_cs_n = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=csn
96PORT rfref_func  = "", DIR = O, IO_IF=clk_buffer_SPI, IO_IS=func
97 
98PORT usr_reset0 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset0
99PORT usr_reset1 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset1
100PORT usr_reset2 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset2
101PORT usr_reset3 = "", DIR = O, IO_IF=usr_gpio, IO_IS=usr_reset3
102
103PORT usr_status = "", DIR = I, VEC = [0:31], IO_IF=usr_gpio, IO_IS=usr_status
104
105END
Note: See TracBrowser for help on using the repository browser.