source: PlatformSupport/CustomPeripherals/pcores/warp_v4_userio_v1_00_a/data/warp_v4_userio_v2_1_0.mpd

Last change on this file was 1705, checked in by murphpo, 12 years ago
  • Property svn:executable set to *
File size: 5.0 KB
Line 
1###################################################################
2##
3## Name     : warp_v4_userio
4## Desc     : Microprocessor Peripheral Description
5##          : Automatically generated by PsfUtility
6##
7###################################################################
8
9BEGIN warp_v4_userio
10
11## Peripheral Options
12OPTION IPTYPE = PERIPHERAL
13OPTION RUN_NGCBUILD = TRUE
14OPTION IMP_NETLIST = TRUE
15OPTION STYLE = MIX
16OPTION HDL = MIXED
17OPTION IP_GROUP = MICROBLAZE:PPC:USER
18OPTION USAGE_LEVEL = BASE_USER
19OPTION ARCH_SUPPORT_MAP = (virtex4=PREFERRED, others=AVAILABLE)
20
21IO_INTERFACE IO_IF = FPGAv2_UserIO, IO_TYPE = WARP_V4_USERIO_V1
22
23## Bus Interfaces
24BUS_INTERFACE BUS = SPLB, BUS_STD = PLBV46, BUS_TYPE = SLAVE
25
26## Generics for VHDL or Parameters for Verilog
27PARAMETER C_ADDRESS_0 = 0x40, DT = std_logic_vector, DESC = Address of IO Expander 0, IO_IS = address_0
28PARAMETER C_ADDRESS_1 = 0x50, DT = std_logic_vector, DESC = Address of IO Expander 1, IO_IS = address_1
29PARAMETER C_I2C_DIVIDER = 0x40, DT = std_logic_vector, DESC = Clock divider ratio x 4 for example 0x01 is a divider ratio of 4, IO_IS = i2c_divider
30PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x200, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = SPLB
31PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = SPLB
32PARAMETER C_SPLB_AWIDTH = 32, DT = INTEGER, BUS = SPLB, ASSIGNMENT = CONSTANT
33PARAMETER C_SPLB_DWIDTH = 128, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
34PARAMETER C_SPLB_NUM_MASTERS = 8, DT = INTEGER, BUS = SPLB, RANGE = (1:16)
35PARAMETER C_SPLB_MID_WIDTH = 3, DT = INTEGER, BUS = SPLB, RANGE = (1:4)
36PARAMETER C_SPLB_NATIVE_DWIDTH = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128), ASSIGNMENT = CONSTANT
37PARAMETER C_SPLB_P2P = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1)
38PARAMETER C_SPLB_SUPPORT_BURSTS = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1), ASSIGNMENT = CONSTANT
39PARAMETER C_SPLB_SMALLEST_MASTER = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
40PARAMETER C_SPLB_CLK_PERIOD_PS = 10000, DT = INTEGER, BUS = SPLB
41PARAMETER C_INCLUDE_DPHASE_TIMER = 0, DT = INTEGER, RANGE = (0, 1)
42PARAMETER C_FAMILY = virtex4, DT = STRING
43
44## Ports
45PORT LEDs_out = "", DIR = O, VEC = [0:7], IO_IF = FPGAv2_UserIO, IO_IS = leds_out
46PORT IOEx_SDA = "", DIR = O, IO_IF = FPGAv2_UserIO, IO_IS = sda
47PORT IOEx_SCL = "", DIR = O, IO_IF = FPGAv2_UserIO, IO_IS = scl
48PORT PB_in = "", DIR = I, VEC = [0:3], IO_IF = FPGAv2_UserIO, IO_IS = pb_in
49PORT DIPSW_in = "", DIR = I, VEC = [0:3], IO_IF = FPGAv2_UserIO, IO_IS = dipsw_in
50
51PORT SPLB_Clk = "", DIR = I, SIGIS = CLK, BUS = SPLB
52PORT SPLB_Rst = SPLB_Rst, DIR = I, SIGIS = RST, BUS = SPLB
53PORT PLB_ABus = PLB_ABus, DIR = I, VEC = [0:31], BUS = SPLB
54PORT PLB_UABus = PLB_UABus, DIR = I, VEC = [0:31], BUS = SPLB
55PORT PLB_PAValid = PLB_PAValid, DIR = I, BUS = SPLB
56PORT PLB_SAValid = PLB_SAValid, DIR = I, BUS = SPLB
57PORT PLB_rdPrim = PLB_rdPrim, DIR = I, BUS = SPLB
58PORT PLB_wrPrim = PLB_wrPrim, DIR = I, BUS = SPLB
59PORT PLB_masterID = PLB_masterID, DIR = I, VEC = [0:(C_SPLB_MID_WIDTH-1)], BUS = SPLB
60PORT PLB_abort = PLB_abort, DIR = I, BUS = SPLB
61PORT PLB_busLock = PLB_busLock, DIR = I, BUS = SPLB
62PORT PLB_RNW = PLB_RNW, DIR = I, BUS = SPLB
63PORT PLB_BE = PLB_BE, DIR = I, VEC = [0:((C_SPLB_DWIDTH/8)-1)], BUS = SPLB
64PORT PLB_MSize = PLB_MSize, DIR = I, VEC = [0:1], BUS = SPLB
65PORT PLB_size = PLB_size, DIR = I, VEC = [0:3], BUS = SPLB
66PORT PLB_type = PLB_type, DIR = I, VEC = [0:2], BUS = SPLB
67PORT PLB_lockErr = PLB_lockErr, DIR = I, BUS = SPLB
68PORT PLB_wrDBus = PLB_wrDBus, DIR = I, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
69PORT PLB_wrBurst = PLB_wrBurst, DIR = I, BUS = SPLB
70PORT PLB_rdBurst = PLB_rdBurst, DIR = I, BUS = SPLB
71PORT PLB_wrPendReq = PLB_wrPendReq, DIR = I, BUS = SPLB
72PORT PLB_rdPendReq = PLB_rdPendReq, DIR = I, BUS = SPLB
73PORT PLB_wrPendPri = PLB_wrPendPri, DIR = I, VEC = [0:1], BUS = SPLB
74PORT PLB_rdPendPri = PLB_rdPendPri, DIR = I, VEC = [0:1], BUS = SPLB
75PORT PLB_reqPri = PLB_reqPri, DIR = I, VEC = [0:1], BUS = SPLB
76PORT PLB_TAttribute = PLB_TAttribute, DIR = I, VEC = [0:15], BUS = SPLB
77PORT Sl_addrAck = Sl_addrAck, DIR = O, BUS = SPLB
78PORT Sl_SSize = Sl_SSize, DIR = O, VEC = [0:1], BUS = SPLB
79PORT Sl_wait = Sl_wait, DIR = O, BUS = SPLB
80PORT Sl_rearbitrate = Sl_rearbitrate, DIR = O, BUS = SPLB
81PORT Sl_wrDAck = Sl_wrDAck, DIR = O, BUS = SPLB
82PORT Sl_wrComp = Sl_wrComp, DIR = O, BUS = SPLB
83PORT Sl_wrBTerm = Sl_wrBTerm, DIR = O, BUS = SPLB
84PORT Sl_rdDBus = Sl_rdDBus, DIR = O, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
85PORT Sl_rdWdAddr = Sl_rdWdAddr, DIR = O, VEC = [0:3], BUS = SPLB
86PORT Sl_rdDAck = Sl_rdDAck, DIR = O, BUS = SPLB
87PORT Sl_rdComp = Sl_rdComp, DIR = O, BUS = SPLB
88PORT Sl_rdBTerm = Sl_rdBTerm, DIR = O, BUS = SPLB
89PORT Sl_MBusy = Sl_MBusy, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
90PORT Sl_MWrErr = Sl_MWrErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
91PORT Sl_MRdErr = Sl_MRdErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
92PORT Sl_MIRQ = Sl_MIRQ, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
93
94END
Note: See TracBrowser for help on using the repository browser.