source: ResearchApps/PHY/WARPLAB/WARPLab7/Sysgen_Reference/w2/warplab_trigger_proc/README.txt

Last change on this file was 4469, checked in by welsh, 9 years ago

Version 1.04.b - Increased available AGC delay to (216 - 1) cycles.

File size: 755 bytes
Line 
1README
2
3  This Trigger Manager core was taken from the WARP v3 WARPLab 7.5.1 release.  This is straight
4copy of the w3 Trigger manager, renamed for the WARP v2 hardware, except for the following modifications:
5
6  - Updated Model properties to reference w2_warplab_trigger_proc_init.m
7  - Removed CM-PLL support (both on debug inputs and outputs)
8  - Removed ETH A HW trigger support and all of ETH B trigger support, since it is not supported by the WARP v2 hardware
9  - Updated EDK processor block to use PLB bus and removed Ethernet Trigger registers
10  - Added pulse extender to the AGC trigger output since AGC runs at a slower clock speed
11    - i.e.  The AGC core runs at 80 MHz in WARP v2 due to timing issues vs 160 MHz in WARP v3
12
13
14
Note: See TracBrowser for help on using the repository browser.