== Register bits ![31:16] ==
{{{
#!html
}}}
----
== Register bits ![15:0] ==
{{{
#!html
}}}
----
== Rx_ControlBits ==
=== Address: 0x0 ===
=== Dir: Read/Write ===
=== Fields: ===
==== CFO_USE_LONGCORR ====
''(Bit 12)'' Enables the use of the long correlator to control the timing of the carrier frequency offset estimation based on the long training symbols. This must be set to 1 for normal operation.
==== CFO_USE_STS ====
''(Bit 11)'' Enables carrier frequency offset estimation based on the preamble's short training symbols. When using high-quality oscillators, this can be disabled to improve CFO estimation performance.
==== CFO_USE_LTS ====
''(Bit 10)'' Enables carrier frequency offset estimation based on the preamble's long training symbols. Must be set to 1 for normal operation.
==== CFO_BYPASS ====
''(Bit 9)'' When set to 1, CFO correction is bypassed. This should only be used when driving two nodes from a common reference clock during PHY debugging.
==== INT_PKTDET_EN ====
''(Bit 8)'' Enables the internal packet detection block. This should only be used when debugging the PHY over a wire when the external packet detector is not being used.
==== EXT_PKTDET_EN ====
''(Bit 7)'' Enables external packet detection via the ''[wiki:OFDM/MIMO/Docs/ModelPorts rx_extpktdet]'' top-level port
==== REQ_SHORT_CORR ====
''(Bit 6)'' Requires either internal or external packet detection in order to begin processing a packet. When disabled, the receiver will begin processing packets when trigged only by the long correlator.
==== REQ_TWO_LONG_CORR ====
''(Bit 5)'' Requires two threshold crossings from the long correlator, spaced exactly 64 cycles apart. When enaled, this makes packet detection more robust at the cost of more false negative detections.
==== SISO_MODE ====
''(Bit 4) Enables single-antenna (SISO)'' mode in the receiver. In this mode, only packets transmitted in SISO mode will be properly received.
==== DYN_PKT_LENGTHS ====
''(Bit 2)'' Enables dynamic packet lengths. This should be 1 for normal operation. When disabled, the receiver assumes every packet is a fixed length. This is useful during PHY debugging and BER testing.
==== REQ_LONG_CORR ====
''(Bit 1)'' Requires a threshold crossing in the long correlator for packet detection. This must be one for reliable operation.
==== BER_RESET ====
''(Bit 0)'' When enabled, the BER calculation engine is held in reset. This should be 0 only during BER testing.
----
== Rx_GlobalReset ==
=== Address: 0x4 ===
=== Dir: Read/Write ===
=== Fields: ===
==== RX_RESET ====
''(Bit 0)'' Global reset for the receiver state machines. When set to 1, all state in the packet detection, PHY processing, packet construction and interrupt blocks is cleared. This reset does not clear the values of OPB regsters.
----
== Rx_OFDM_SymbolCounts ==
=== Address: 0x8 ===
=== Dir: Read/Write ===
=== Fields: ===
==== NUM_BASERATE_SYMS ====
''(Bits 31:16 - UFix16_0)'' This integer sets the number of base rate symbols the receiver should process with each incoming packet. See the [wiki:OFDM/MIMO/Docs/PHYDetails/FrameFormat OFDM frame format] documentation for more information.
==== NUM_TRAINING_SYMS ====
''(Bits 15:0 - UFix16_0)'' This integer sets the number of training symbol periods at the receiver. This value corresponds to the number of OFDM symbol periods dedicated to training. In MIMO mode, the training symbols are divided between antennas, orthogally in time. In SISO mode, every training period is used for estimating the single channel. See the [wiki:OFDM/MIMO/Docs/PHYDetails/FrameFormat OFDM frame format] documentation for more information.
----
== Rx_PktDet_Delay ==
=== Address: 0xC ===
=== Dir: Read/Write ===
=== Fields: ===
==== PKT_DET_DELAY ====
''(Bits 6:0 - UFix7_0)'' This integer sets the delay inserted between the course packet detection signal and the start of receiver processing. This delay should correspond to the time difference between packet detection and the start of the preamble's fourth short training symbol.
----
== Rx_PktDet_LongCorr_Params ==
=== Address: 0x10 ===
=== Dir: Read/Write ===
=== Fields: ===
==== CORR_SET_TIMING ====
''(Bits 31:16 - UFix16_0)'' This integer sets sample index used when a long correlation event occurs. The receiver uses a large counter to track packet timing. This counter increments with each sample, starting with course packet detection. When the long correlator crosses its threshold, the counter is set to this value.
==== CORR_THRESHOLD ====
''(Bits 15:0 - UFix16_0)'' This integer sets the long correlation threshold used during fine packet detection and symbol timing.
----
== Rx_PktDone_Reset ==
=== Address: 0x14 ===
=== Dir: Read/Write ===
=== Fields: ===
==== EN_BADPKT_INT ====
''(Bit 5)'' Enables the bad packet interrupt output. The interrupt is raised via the top-level output ''[wiki:OFDM/MIMO/Docs/ModelPorts rx_int_badpkt]''. Bad packets are defined as packets which fail the CRC checksum calculation.
==== EN_GOODPKT_INT ====
''(Bit 4)'' Enables the good packet interrupt output. The interrupt is raised via the top-level output ''[wiki:OFDM/MIMO/Docs/ModelPorts rx_int_goodpkt]''. Good packets are defined as packets which pass the CRC checksum calculation.
==== RST_BADPKT_INT ====
''(Bit 1)'' Resets the bad packet interrupt. The application must assert & de-assert this bit after processing a bad packet.
==== RST_GOODPKT_INT ====
''(Bit 0)'' Resets the good packet interrupt. The application must assert & de-assert this bit after processing a good packet.
----
== Rx_symbolTimingOffset ==
=== Address: 0x18 ===
=== Dir: Read/Write ===
=== Fields: ===
==== SYMBOL_TIMING_OFFSET ====
''(Bits 5:0 - UFix6_0)'' This integer sets the nominal symbol timing offset. This value is used as the starting index for the FFT calculation of each received OFDM symbol. This value must be less than the cyclic prefix length.
----
== Rx_FreqOffFilt_KI ==
=== Address: 0x1C ===
=== Dir: Read/Write ===
=== Fields: ===
==== CFO_FILT_COEF_I ====
''(Bits 31:0 - UFix32_32)'' Integral path coefficient for the loop filter in the carrier frequency offset pilot phase tracking system.
----
== Rx_FreqOffFilt_KP ==
=== Address: 0x20 ===
=== Dir: Read/Write ===
=== Fields: ===
==== CFO_FILT_COEF_P ====
''(Bits 31:0 - UFix32_32)'' Proportional path coefficient for the loop filter in the carrier frequency offset pilot phase tracking system.
----
== Rx_Constellation_Scaling ==
=== Address: 0x24 ===
=== Dir: Read/Write ===
=== Fields: ===
==== ANT_B_SCALING ====
''(Bits 31:16 - UFix16_11)'' This fixed-point value is used to scale the output of the equalizer for antenna B before symbols are detected. This scaling is used to fit the received constellation to the pre-defined hard decision boundaries used during symbol detection.
==== ANT_A_SCALING ====
''(Bits 15:0 - UFix16_11)'' This fixed-point value is used to scale the output of the equalizer for antenna A before symbols are detected. This scaling is used to fit the received constellation to the pre-defined hard decision boundaries used during symbol detection.
----
== Rx_FFT_Scaling ==
=== Address: 0x28 ===
=== Dir: Read/Write ===
=== Fields: ===
==== RX_FFT_SCALING_0 ====
''(Bits 5:4 - UFix2_0)'' This integer sets the scaling after the first stage of the FFT calculation.
==== RX_FFT_SCALING_1 ====
''(Bits 3:2 - UFix2_0)'' This integer sets the scaling after the middle stage of the FFT calculation.
==== RX_FFT_SCALING_2 ====
''(Bits 1:0 - UFix2_0)'' This integer sets the scaling after the last stage of the FFT calculation.
----
== Rx_pktDet_Corr_Thresh ==
=== Address: 0x2C ===
=== Dir: Read/Write ===
=== Fields: ===
==== PKTDET_CORR_THRESH ====
''(Bits 7:0 - UFix8_7)'' This fixed-point value is the correlation threshold used for the internal packetion system.
----
== Rx_pktDet_Energy_Thresh ==
=== Address: 0x30 ===
=== Dir: Read/Write ===
=== Fields: ===
==== PKTDET_ENERGY_THRESH ====
''(Bits 11:0 - UFix12_5)'' This fixed-point value is the energy threshold used for the internal packetion system.
----
== Tx_FFT_Scaling ==
=== Address: 0x34 ===
=== Dir: Read/Write ===
=== Fields: ===
==== TX_FFT_SCALING_0 ====
''(Bits 5:4 - UFix2_0)'' This integer sets the scaling after the first stage of the IFFT calculation.
==== TX_FFT_SCALING_1 ====
''(Bits 3:2 - UFix2_0)'' This integer sets the scaling after the middle stage of the IFFT calculation.
==== TX_FFT_SCALING_2 ====
''(Bits 1:0 - UFix2_0)'' This integer sets the scaling after the last stage of the IFFT calculation.
----
== Tx_PreambleScaling ==
=== Address: 0x38 ===
=== Dir: Read/Write ===
=== Fields: ===
==== PREAMBLE_SCALING ====
''(Bits 15:0 - UFix16_16)'' This fraction sets the scaling of the preamble. The preamble is stored with a full-scale swing on [-1, +1]. The actual transmitted preamble is scaled by this fration.
----
== Tx_NumPayloadBytes ==
=== Address: 0x3C ===
=== Dir: Read/Write ===
=== Fields: ===
==== NUM_BYTES ====
''(Bits 11:0 - UFix12_0)'' This integer is the number of payload bytes present in the packet being prepared for transmission. This value must be updated before the transmitter is started. The application must assure that this value agrees with NUM_PYLD_SYMS and the selected modulation scheme.
----
== Tx_RandomPayload_ModSel ==
=== Address: 0x40 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_Pilots_Index1 ==
=== Address: 0x44 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_Pilots_Index2 ==
=== Address: 0x48 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_Pilots_Value1 ==
=== Address: 0x4C ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_Pilots_Value2 ==
=== Address: 0x50 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_OFDM_SymCounts ==
=== Address: 0x54 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_Start_Reset_Control ==
=== Address: 0x58 ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Tx_ControlBits ==
=== Address: 0x5C ===
=== Dir: Read/Write ===
=== Fields: ===
----
== Rx_BER_Errors ==
=== Address: 0x60 ===
=== Dir: Read-only ===
=== Fields: ===
----
== Rx_BER_TotalBits ==
=== Address: 0x64 ===
=== Dir: Read-only ===
=== Fields: ===
----
== Rx_packet_done ==
=== Address: 0x68 ===
=== Dir: Read-only ===
=== Fields: ===
----
== Tx_PktDone ==
=== Address: 0x6C ===
=== Dir: Read-only ===