source: PlatformSupport/Deprecated/pcores/radio_bridge_v1_08_a/data/radio_bridge_v2_1_0.mpd

Last change on this file was 909, checked in by murphpo, 16 years ago

updating MPD files; replaced CORE_STATE parameter with ARCH_SUPPORT_MAP to avoid warnings in EDK 10

File size: 5.3 KB
Line 
1###################################################################
2# Copyright (c) 2006 Rice University
3# All Rights Reserved
4# This code is covered by the Rice-WARP license
5# See http://warp.rice.edu/license/ for details
6###################################################################
7
8BEGIN radio_bridge
9
10## Peripheral Options
11OPTION IPTYPE = IP
12OPTION IMP_NETLIST = TRUE
13OPTION HDL = VERILOG
14OPTION ARCH_SUPPORT_MAP = (virtex2p=PREFERRED, virtex4=PREFERRED, others=AVAILABLE)
15OPTION IP_GROUP = USER
16OPTION USAGE_LEVEL = BASE_USER
17
18IO_INTERFACE IO_IF = radio_bridge, IO_TYPE = WARP_RADIOBRIDGE_V1
19
20## Ports
21####################################################################################
22## User Ports
23## The user must connect sources/sinks to these ports in XPS in order to use
24##  the radio board. The rest of the board's connections are made automatically
25####################################################################################
26PORT user_ADC_I = "", DIR = O, VEC = [0:13], IO_IS = userADCI
27PORT user_ADC_Q = "", DIR = O, VEC = [0:13], IO_IS = userADCQ
28
29PORT user_DAC_I = "", DIR = I, VEC = [0:15], IO_IS = userDACI
30PORT user_DAC_Q = "", DIR = I, VEC = [0:15], IO_IS = userDACQ
31
32PORT user_RxRF_gain = "", DIR = I, VEC = [0:1], IO_IS = userRxRFG
33PORT user_RxBB_gain = "", DIR = I, VEC = [0:4], IO_IS = userRxBBG
34
35PORT user_Tx_gain = "", DIR = I, VEC = [0:5], IO_IS = userTxG
36
37PORT user_TxModelStart = "", DIR = O
38
39PORT user_RSSI_ADC_clk = "", DIR = I
40
41PORT user_RSSI_ADC_D = "", DIR = O, VEC = [0:9], IO_IS = userRSSI_D
42
43PORT user_EEPROM_IO_T = "", DIR = I
44PORT user_EEPROM_IO_O = "", DIR = I
45PORT user_EEPROM_IO_I = "", DIR = O
46
47PORT user_SHDN_external = "", DIR = I
48PORT user_RxEn_external = "", DIR = I
49PORT user_TxEn_external = "", DIR = I
50PORT user_RxHP_external = "", DIR = I
51
52####################################################################################
53
54#Automatically tied to sys_clk_s, the OPB clock created by BSB
55# Custom clock setups may need to change this
56# Show defaults in System Assembly to view and change this assignment
57PORT converter_clock_in = "sys_clk_s", DIR = I, SIGIS = CLK
58
59PORT converter_clock_out = "", DIR = O, SIGIS = CLK
60
61PORT radio_RSSI_ADC_clk = "", DIR = O
62
63PORT radio_DAC_I = "", DIR = O, VEC = [15:0], IO_IS = radioDACI, ENDIAN = LITTLE
64PORT radio_DAC_Q = "", DIR = O, VEC = [15:0], IO_IS = radioDACQ, ENDIAN = LITTLE
65
66PORT radio_ADC_I = "", DIR = I, VEC = [13:0], IO_IS = radioADCI, ENDIAN = LITTLE
67PORT radio_ADC_Q = "", DIR = I, VEC = [13:0], IO_IS = radioADCQ, ENDIAN = LITTLE
68
69PORT radio_B = "", DIR = O, VEC = [6:0], IO_IS = radioGain, ENDIAN = LITTLE
70
71PORT radio_ANTSW = "", DIR = O, VEC = [1:0], IO_IS = b2r_ANTSW, ENDIAN = LITTLE
72PORT radio_LED = "", DIR = O, VEC = [2:0], IO_IS = b2r_LED, ENDIAN = LITTLE
73PORT radio_DIPSW = "", DIR = I, VEC = [3:0], IO_IS = b2r_DIPSW, ENDIAN = LITTLE
74PORT radio_RSSI_ADC_D = "", DIR = I, VEC = [9:0], IO_IS = b2r_RSSI_ADC_D, ENDIAN = LITTLE
75
76PORT radio_EEPROM_IO = "", DIR = IO, THREE_STATE = FALSE, IOB_STATE = BUF
77
78PORT radio_spi_clk = "", DIR = O
79PORT radio_spi_data = "", DIR = O
80PORT radio_spi_cs = "", DIR = O
81PORT radio_SHDN = "", DIR = O
82PORT radio_TxEn = "", DIR = O
83PORT radio_RxEn = "", DIR = O
84PORT radio_RxHP = "", DIR = O
85PORT radio_24PA = "", DIR = O
86PORT radio_5PA = "", DIR = O
87PORT radio_RX_ADC_DCS = "", DIR = O
88PORT radio_RX_ADC_DFS = "", DIR = O
89PORT radio_RX_ADC_PWDNA = "", DIR = O
90PORT radio_RX_ADC_PWDNB = "", DIR = O
91PORT radio_RSSI_ADC_CLAMP = "", DIR = O
92PORT radio_RSSI_ADC_HIZ = "", DIR = O
93PORT radio_RSSI_ADC_SLEEP = "", DIR = O
94PORT radio_LD = "", DIR = I
95PORT radio_RX_ADC_OTRA = "", DIR = I
96PORT radio_RX_ADC_OTRB = "", DIR = I
97PORT radio_RSSI_ADC_OTR = "", DIR = I
98PORT radio_DAC_PLL_LOCK = "", DIR = I
99PORT radio_DAC_RESET = "", DIR = O
100
101PORT controller_spi_clk = "", DIR = I
102PORT controller_spi_data = "", DIR = I
103PORT controller_radio_cs = "", DIR = I
104PORT controller_dac_cs = "", DIR = I
105PORT controller_SHDN = "", DIR = I
106PORT controller_TxEn = "", DIR = I
107PORT controller_RxEn = "", DIR = I
108PORT controller_RxHP = "", DIR = I
109PORT controller_24PA = "", DIR = I
110PORT controller_5PA = "", DIR = I
111PORT controller_ANTSW = "", DIR = I, VEC = [0:1], IO_IS = c2b_ANTSW
112PORT controller_LED = "", DIR = I, VEC = [0:2], IO_IS = c2b_LED
113PORT controller_RX_ADC_DCS = "", DIR = I
114PORT controller_RX_ADC_DFS = "", DIR = I
115PORT controller_RX_ADC_PWDNA = "", DIR = I
116PORT controller_RX_ADC_PWDNB = "", DIR = I
117PORT controller_RSSI_ADC_CLAMP = "", DIR = I
118PORT controller_RSSI_ADC_HIZ = "", DIR = I
119PORT controller_RSSI_ADC_SLEEP = "", DIR = I
120PORT controller_DIPSW = "", DIR = O, VEC = [0:3], IO_IS = c2b_DIPSW
121PORT controller_RSSI_ADC_D = "", DIR = O, VEC = [0:9], IO_IS = c2b_RSSI_ADC_D
122PORT controller_LD = "", DIR = O
123PORT controller_RX_ADC_OTRA = "", DIR = O
124PORT controller_RX_ADC_OTRB = "", DIR = O
125PORT controller_RSSI_ADC_OTR = "", DIR = O
126PORT controller_DAC_PLL_LOCK = "", DIR = O
127PORT controller_DAC_RESET = "", DIR = I
128PORT controller_TxStart = "", DIR = I
129PORT dac_spi_data = "", DIR = O
130PORT dac_spi_cs = "", DIR = O
131PORT dac_spi_clk = "", DIR = O
132PORT controller_SHDN_external = "", DIR = O
133PORT controller_RxEn_external = "", DIR = O
134PORT controller_TxEn_external = "", DIR = O
135PORT controller_RxHP_external = "", DIR = O
136
137END
Note: See TracBrowser for help on using the repository browser.