source: PlatformSupport/Deprecated/pcores/radio_controller_v1_02_a/devl/projnav/radio_controller.npl

Last change on this file was 80, checked in by sgupta, 19 years ago

This is the new radio controller. It has support for more RSSI, DAC and ADC parameters.

File size: 5.7 KB
Line 
1JDF G
2// Created by Project Navigator ver 1.0
3PROJECT radio_controller
4DESIGN radio_controller
5DEVFAM virtex2p
6DEVFAMTIME 0
7DEVICE xc2vp4
8DEVICETIME 0
9DEVPKG fg456
10DEVPKGTIME 0
11DEVSPEED -6
12DEVSPEEDTIME 0
13DEVTOPLEVELMODULETYPE HDL
14TOPLEVELMODULETYPETIME 0
15DEVSYNTHESISTOOL XST (VHDL/Verilog)
16SYNTHESISTOOLTIME 0
17DEVSIMULATOR Modelsim
18SIMULATORTIME 0
19DEVGENERATEDSIMULATIONMODEL VHDL
20GENERATEDSIMULATIONMODELTIME 0
21SUBLIB radio_controller_v1_02_a VhdlLibrary vhdl
22LIBFILE C:\edk_user_repository\MyProcessorIPLib\pcores\radio_controller_v1_02_a\hdl\vhdl\radio_controller.vhd radio_controller_v1_02_a vhdl
23SOURCE C:\edk_user_repository\MyProcessorIPLib\pcores\radio_controller_v1_02_a\hdl\verilog\user_logic.v
24SUBLIB proc_common_v2_00_a VhdlLibrary vhdl
25LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\proc_common_pkg.vhd proc_common_v2_00_a vhdl
26LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\family.vhd proc_common_v2_00_a vhdl
27LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\or_muxcy.vhd proc_common_v2_00_a vhdl
28LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\or_gate.vhd proc_common_v2_00_a vhdl
29LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\counter_bit.vhd proc_common_v2_00_a vhdl
30LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\counter.vhd proc_common_v2_00_a vhdl
31LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\inferred_lut4.vhd proc_common_v2_00_a vhdl
32LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\srl_fifo2.vhd proc_common_v2_00_a vhdl
33LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_counter_bit.vhd proc_common_v2_00_a vhdl
34LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_counter.vhd proc_common_v2_00_a vhdl
35LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_counter_top.vhd proc_common_v2_00_a vhdl
36LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_occ_counter.vhd proc_common_v2_00_a vhdl
37LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_occ_counter_top.vhd proc_common_v2_00_a vhdl
38LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_adder_bit.vhd proc_common_v2_00_a vhdl
39LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_adder.vhd proc_common_v2_00_a vhdl
40LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pf_dpram_select.vhd proc_common_v2_00_a vhdl
41LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\srl16_fifo.vhd proc_common_v2_00_a vhdl
42LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\pselect.vhd proc_common_v2_00_a vhdl
43LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\valid_be.vhd proc_common_v2_00_a vhdl
44LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\ld_arith_reg.vhd proc_common_v2_00_a vhdl
45LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\mux_onehot.vhd proc_common_v2_00_a vhdl
46LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\down_counter.vhd proc_common_v2_00_a vhdl
47LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\ipif_pkg.vhd proc_common_v2_00_a vhdl
48LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\ipif_steer.vhd proc_common_v2_00_a vhdl
49LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\proc_common_v2_00_a\hdl\vhdl\direct_path_cntr_ai.vhd proc_common_v2_00_a vhdl
50SUBLIB interrupt_control_v1_00_a VhdlLibrary vhdl
51LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\interrupt_control_v1_00_a\hdl\vhdl\interrupt_control.vhd interrupt_control_v1_00_a vhdl
52SUBLIB wrpfifo_v1_01_b VhdlLibrary vhdl
53LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\wrpfifo_v1_01_b\hdl\vhdl\pf_dly1_mux.vhd wrpfifo_v1_01_b vhdl
54LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\wrpfifo_v1_01_b\hdl\vhdl\ipif_control_wr.vhd wrpfifo_v1_01_b vhdl
55LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\wrpfifo_v1_01_b\hdl\vhdl\wrpfifo_dp_cntl.vhd wrpfifo_v1_01_b vhdl
56LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\wrpfifo_v1_01_b\hdl\vhdl\wrpfifo_top.vhd wrpfifo_v1_01_b vhdl
57SUBLIB rdpfifo_v1_01_b VhdlLibrary vhdl
58LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\rdpfifo_v1_01_b\hdl\vhdl\ipif_control_rd.vhd rdpfifo_v1_01_b vhdl
59LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\rdpfifo_v1_01_b\hdl\vhdl\rdpfifo_dp_cntl.vhd rdpfifo_v1_01_b vhdl
60LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\rdpfifo_v1_01_b\hdl\vhdl\rdpfifo_top.vhd rdpfifo_v1_01_b vhdl
61SUBLIB opb_ipif_v3_01_a VhdlLibrary vhdl
62LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\reset_mir.vhd opb_ipif_v3_01_a vhdl
63LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\brst_addr_cntr.vhd opb_ipif_v3_01_a vhdl
64LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\opb_flex_addr_cntr.vhd opb_ipif_v3_01_a vhdl
65LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\brst_addr_cntr_reg.vhd opb_ipif_v3_01_a vhdl
66LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\opb_be_gen.vhd opb_ipif_v3_01_a vhdl
67LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\srl_fifo3.vhd opb_ipif_v3_01_a vhdl
68LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\write_buffer.vhd opb_ipif_v3_01_a vhdl
69LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\opb_bam.vhd opb_ipif_v3_01_a vhdl
70LIBFILE C:\EDK\\hw\XilinxProcessorIPLib\pcores\opb_ipif_v3_01_a\hdl\vhdl\opb_ipif.vhd opb_ipif_v3_01_a vhdl
71[STRATEGY-LIST]
72Normal=True
Note: See TracBrowser for help on using the repository browser.