source: PlatformSupport/Deprecated/pcores/user_io_board_controller_opbw_v1_00_a/netlist/binary_counter_virtex2p_7_0_0611420023f6fdd6.edn

Last change on this file was 653, checked in by sgupta, 17 years ago

Adding user io board controller

File size: 11.6 KB
Line 
1(edif test (edifVersion 2 0 0) (edifLevel 0) (keywordMap (keywordLevel 0))
2(status (written (timeStamp 2007 8 25 21 25 24)
3   (author "Xilinx, Inc.")
4   (program "Xilinx CORE Generator" (version "Xilinx CORE Generator 8.2.03i"))))
5   (comment "                                                                               
6      This file is owned and controlled by Xilinx and must be used             
7      solely for design, simulation, implementation and creation of             
8      design files limited to Xilinx devices or technologies. Use               
9      with non-Xilinx devices or technologies is expressly prohibited           
10      and immediately terminates your license.                                 
11                                                                               
12      XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION 'AS IS'             
13      SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR                   
14      XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION           
15      AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION               
16      OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS                 
17      IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,                   
18      AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE         
19      FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY                 
20      WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE                   
21      IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR           
22      REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF           
23      INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS           
24      FOR A PARTICULAR PURPOSE.                                                 
25                                                                               
26      Xilinx products are not intended for use in life support                 
27      appliances, devices, or systems. Use in such applications are             
28      expressly prohibited.                                                     
29                                                                               
30      (c) Copyright 1995-2006 Xilinx, Inc.                                     
31      All rights reserved.                                                     
32                                                                               
33   ")
34   (comment "Core parameters: ")
35       (comment "c_count_mode = 0 ")
36       (comment "c_load_enable = true ")
37       (comment "c_has_aset = false ")
38       (comment "c_load_low = false ")
39       (comment "c_count_to = 1111111111111111 ")
40       (comment "c_sync_priority = 1 ")
41       (comment "c_has_iv = false ")
42       (comment "c_restrict_count = false ")
43       (comment "c_has_sclr = false ")
44       (comment "c_width = 4 ")
45       (comment "c_has_q_thresh1 = false ")
46       (comment "c_enable_rlocs = false ")
47       (comment "c_has_q_thresh0 = false ")
48       (comment "c_thresh1_value = 1111111111111111 ")
49       (comment "c_has_load = false ")
50       (comment "c_thresh_early = true ")
51       (comment "c_has_up = false ")
52       (comment "c_has_thresh1 = false ")
53       (comment "c_has_thresh0 = false ")
54       (comment "c_ainit_val = 0000 ")
55       (comment "c_has_ce = true ")
56       (comment "c_pipe_stages = 0 ")
57       (comment "c_family = virtex2p ")
58       (comment "InstanceName = binary_counter_virtex2p_7_0_0611420023f6fdd6 ")
59       (comment "c_has_aclr = false ")
60       (comment "c_sync_enable = 0 ")
61       (comment "c_has_ainit = false ")
62       (comment "c_sinit_val = 0000 ")
63       (comment "c_has_sset = false ")
64       (comment "c_has_sinit = true ")
65       (comment "c_count_by = 0001 ")
66       (comment "c_has_l = false ")
67       (comment "c_thresh0_value = 1111111111111111 ")
68   (external xilinxun (edifLevel 0)
69      (technology (numberDefinition))
70       (cell VCC (cellType GENERIC)
71           (view view_1 (viewType NETLIST)
72               (interface
73                   (port P (direction OUTPUT))
74               )
75           )
76       )
77       (cell GND (cellType GENERIC)
78           (view view_1 (viewType NETLIST)
79               (interface
80                   (port G (direction OUTPUT))
81               )
82           )
83       )
84       (cell FDRE (cellType GENERIC)
85           (view view_1 (viewType NETLIST)
86               (interface
87                   (port D (direction INPUT))
88                   (port C (direction INPUT))
89                   (port CE (direction INPUT))
90                   (port R (direction INPUT))
91                   (port Q (direction OUTPUT))
92               )
93           )
94       )
95       (cell LUT4 (cellType GENERIC)
96           (view view_1 (viewType NETLIST)
97               (interface
98                   (port I0 (direction INPUT))
99                   (port I1 (direction INPUT))
100                   (port I2 (direction INPUT))
101                   (port I3 (direction INPUT))
102                   (port O (direction OUTPUT))
103               )
104           )
105       )
106       (cell MUXCY (cellType GENERIC)
107           (view view_1 (viewType NETLIST)
108               (interface
109                   (port DI (direction INPUT))
110                   (port CI (direction INPUT))
111                   (port S (direction INPUT))
112                   (port O (direction OUTPUT))
113               )
114           )
115       )
116       (cell XORCY (cellType GENERIC)
117           (view view_1 (viewType NETLIST)
118               (interface
119                   (port LI (direction INPUT))
120                   (port CI (direction INPUT))
121                   (port O (direction OUTPUT))
122               )
123           )
124       )
125   )
126(library test_lib (edifLevel 0) (technology (numberDefinition (scale 1 (E 1 -12) (unit Time))))
127(cell binary_counter_virtex2p_7_0_0611420023f6fdd6
128 (cellType GENERIC) (view view_1 (viewType NETLIST)
129  (interface
130   (port ( rename CLK "CLK") (direction INPUT))
131   (port ( rename CE "CE") (direction INPUT))
132   (port ( rename SINIT "SINIT") (direction INPUT))
133   (port ( rename Q_0_ "Q(0)") (direction OUTPUT))
134   (port ( rename Q_1_ "Q(1)") (direction OUTPUT))
135   (port ( rename Q_2_ "Q(2)") (direction OUTPUT))
136   (port ( rename Q_3_ "Q(3)") (direction OUTPUT))
137   )
138  (contents
139   (instance VCC (viewRef view_1 (cellRef VCC  (libraryRef xilinxun))))
140   (instance GND (viewRef view_1 (cellRef GND  (libraryRef xilinxun))))
141   (instance BU4
142      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
143      (property INIT (string "5555"))
144   )
145   (instance BU5
146      (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun)))
147   )
148   (instance BU6
149      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
150   )
151   (instance BU8
152      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
153   )
154   (instance BU10
155      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
156      (property INIT (string "aaaa"))
157   )
158   (instance BU11
159      (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun)))
160   )
161   (instance BU12
162      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
163   )
164   (instance BU14
165      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
166   )
167   (instance BU16
168      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
169      (property INIT (string "aaaa"))
170   )
171   (instance BU17
172      (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun)))
173   )
174   (instance BU18
175      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
176   )
177   (instance BU20
178      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
179   )
180   (instance BU22
181      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
182      (property INIT (string "aaaa"))
183   )
184   (instance BU23
185      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
186   )
187   (instance BU25
188      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
189   )
190   (net N0
191    (joined
192      (portRef G (instanceRef GND))
193      (portRef CI (instanceRef BU5))
194      (portRef CI (instanceRef BU6))
195      (portRef I1 (instanceRef BU4))
196      (portRef I2 (instanceRef BU4))
197      (portRef I3 (instanceRef BU4))
198      (portRef I1 (instanceRef BU10))
199      (portRef I2 (instanceRef BU10))
200      (portRef I3 (instanceRef BU10))
201      (portRef I1 (instanceRef BU16))
202      (portRef I2 (instanceRef BU16))
203      (portRef I3 (instanceRef BU16))
204      (portRef I1 (instanceRef BU22))
205      (portRef I2 (instanceRef BU22))
206      (portRef I3 (instanceRef BU22))
207    )
208   )
209   (net (rename N2 "Q(0)")
210    (joined
211      (portRef Q_0_)
212      (portRef DI (instanceRef BU5))
213      (portRef I0 (instanceRef BU4))
214      (portRef Q (instanceRef BU8))
215    )
216   )
217   (net (rename N3 "Q(1)")
218    (joined
219      (portRef Q_1_)
220      (portRef DI (instanceRef BU11))
221      (portRef I0 (instanceRef BU10))
222      (portRef Q (instanceRef BU14))
223    )
224   )
225   (net (rename N4 "Q(2)")
226    (joined
227      (portRef Q_2_)
228      (portRef DI (instanceRef BU17))
229      (portRef I0 (instanceRef BU16))
230      (portRef Q (instanceRef BU20))
231    )
232   )
233   (net (rename N5 "Q(3)")
234    (joined
235      (portRef Q_3_)
236      (portRef I0 (instanceRef BU22))
237      (portRef Q (instanceRef BU25))
238    )
239   )
240   (net (rename N6 "CLK")
241    (joined
242      (portRef CLK)
243      (portRef C (instanceRef BU8))
244      (portRef C (instanceRef BU14))
245      (portRef C (instanceRef BU20))
246      (portRef C (instanceRef BU25))
247    )
248   )
249   (net (rename N7 "CE")
250    (joined
251      (portRef CE)
252      (portRef CE (instanceRef BU8))
253      (portRef CE (instanceRef BU14))
254      (portRef CE (instanceRef BU20))
255      (portRef CE (instanceRef BU25))
256    )
257   )
258   (net (rename N8 "SINIT")
259    (joined
260      (portRef SINIT)
261      (portRef R (instanceRef BU8))
262      (portRef R (instanceRef BU14))
263      (portRef R (instanceRef BU20))
264      (portRef R (instanceRef BU25))
265    )
266   )
267   (net N9
268    (joined
269      (portRef O (instanceRef BU6))
270      (portRef D (instanceRef BU8))
271    )
272   )
273   (net N10
274    (joined
275      (portRef O (instanceRef BU12))
276      (portRef D (instanceRef BU14))
277    )
278   )
279   (net N11
280    (joined
281      (portRef O (instanceRef BU18))
282      (portRef D (instanceRef BU20))
283    )
284   )
285   (net N12
286    (joined
287      (portRef O (instanceRef BU23))
288      (portRef D (instanceRef BU25))
289    )
290   )
291   (net N13
292    (joined
293      (portRef S (instanceRef BU5))
294      (portRef LI (instanceRef BU6))
295      (portRef O (instanceRef BU4))
296    )
297   )
298   (net N15
299    (joined
300      (portRef O (instanceRef BU5))
301      (portRef CI (instanceRef BU11))
302      (portRef CI (instanceRef BU12))
303    )
304   )
305   (net N18
306    (joined
307      (portRef S (instanceRef BU11))
308      (portRef LI (instanceRef BU12))
309      (portRef O (instanceRef BU10))
310    )
311   )
312   (net N20
313    (joined
314      (portRef O (instanceRef BU11))
315      (portRef CI (instanceRef BU17))
316      (portRef CI (instanceRef BU18))
317    )
318   )
319   (net N23
320    (joined
321      (portRef S (instanceRef BU17))
322      (portRef LI (instanceRef BU18))
323      (portRef O (instanceRef BU16))
324    )
325   )
326   (net N25
327    (joined
328      (portRef O (instanceRef BU17))
329      (portRef CI (instanceRef BU23))
330    )
331   )
332   (net N28
333    (joined
334      (portRef LI (instanceRef BU23))
335      (portRef O (instanceRef BU22))
336    )
337   )
338))))
339(design binary_counter_virtex2p_7_0_0611420023f6fdd6 (cellRef binary_counter_virtex2p_7_0_0611420023f6fdd6 (libraryRef test_lib))
340  (property X_CORE_INFO (string "C_COUNTER_BINARY_V7_0, Coregen 8.2.03i"))
341  (property PART (string "xc2vp2-fg256-7") (owner "Xilinx")))
342)
Note: See TracBrowser for help on using the repository browser.