source: PlatformSupport/Deprecated/pcores/user_io_board_controller_plbw_v1_01_a/netlist/binary_counter_virtex2p_7_0_b511f9871581ee23.edn

Last change on this file was 1051, checked in by murphpo, 16 years ago

Updated LCD controller with line/character offsets

File size: 12.0 KB
Line 
1(edif test (edifVersion 2 0 0) (edifLevel 0) (keywordMap (keywordLevel 0))
2(status (written (timeStamp 2008 8 2 22 17 28)
3   (author "Xilinx, Inc.")
4   (program "Xilinx CORE Generator" (version "Xilinx CORE Generator 10.1.02; Cores Update # 2"))))
5   (comment "                                                                               
6      This file is owned and controlled by Xilinx and must be used             
7      solely for design, simulation, implementation and creation of             
8      design files limited to Xilinx devices or technologies. Use               
9      with non-Xilinx devices or technologies is expressly prohibited           
10      and immediately terminates your license.                                 
11                                                                               
12      XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION 'AS IS'             
13      SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR                   
14      XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION           
15      AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION               
16      OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS                 
17      IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,                   
18      AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE         
19      FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY                 
20      WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE                   
21      IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR           
22      REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF           
23      INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS           
24      FOR A PARTICULAR PURPOSE.                                                 
25                                                                               
26      Xilinx products are not intended for use in life support                 
27      appliances, devices, or systems. Use in such applications are             
28      expressly prohibited.                                                     
29                                                                               
30      (c) Copyright 1995-2007 Xilinx, Inc.                                     
31      All rights reserved.                                                     
32                                                                               
33   ")
34   (comment "Core parameters: ")
35       (comment "c_count_mode = 0 ")
36       (comment "c_load_enable = true ")
37       (comment "c_has_aset = false ")
38       (comment "c_load_low = false ")
39       (comment "c_count_to = 1111111111111111 ")
40       (comment "c_sync_priority = 1 ")
41       (comment "c_has_iv = false ")
42       (comment "c_restrict_count = false ")
43       (comment "c_has_sclr = false ")
44       (comment "c_width = 3 ")
45       (comment "c_has_q_thresh1 = false ")
46       (comment "c_enable_rlocs = false ")
47       (comment "c_has_q_thresh0 = false ")
48       (comment "c_thresh1_value = 1111111111111111 ")
49       (comment "c_has_load = true ")
50       (comment "c_thresh_early = true ")
51       (comment "c_has_up = false ")
52       (comment "c_has_thresh1 = false ")
53       (comment "c_has_thresh0 = false ")
54       (comment "c_ainit_val = 000 ")
55       (comment "c_has_ce = true ")
56       (comment "c_pipe_stages = 0 ")
57       (comment "c_family = virtex2p ")
58       (comment "InstanceName = binary_counter_virtex2p_7_0_b511f9871581ee23 ")
59       (comment "c_has_aclr = false ")
60       (comment "c_sync_enable = 0 ")
61       (comment "c_has_ainit = false ")
62       (comment "c_sinit_val = 000 ")
63       (comment "c_has_sset = false ")
64       (comment "c_has_sinit = true ")
65       (comment "c_count_by = 001 ")
66       (comment "c_has_l = true ")
67       (comment "c_thresh0_value = 1111111111111111 ")
68   (external xilinxun (edifLevel 0)
69      (technology (numberDefinition))
70       (cell VCC (cellType GENERIC)
71           (view view_1 (viewType NETLIST)
72               (interface
73                   (port P (direction OUTPUT))
74               )
75           )
76       )
77       (cell GND (cellType GENERIC)
78           (view view_1 (viewType NETLIST)
79               (interface
80                   (port G (direction OUTPUT))
81               )
82           )
83       )
84       (cell FDRE (cellType GENERIC)
85           (view view_1 (viewType NETLIST)
86               (interface
87                   (port D (direction INPUT))
88                   (port C (direction INPUT))
89                   (port CE (direction INPUT))
90                   (port R (direction INPUT))
91                   (port Q (direction OUTPUT))
92               )
93           )
94       )
95       (cell LUT4 (cellType GENERIC)
96           (view view_1 (viewType NETLIST)
97               (interface
98                   (port I0 (direction INPUT))
99                   (port I1 (direction INPUT))
100                   (port I2 (direction INPUT))
101                   (port I3 (direction INPUT))
102                   (port O (direction OUTPUT))
103               )
104           )
105       )
106       (cell MULT_AND (cellType GENERIC)
107           (view view_1 (viewType NETLIST)
108               (interface
109                   (port I1 (direction INPUT))
110                   (port I0 (direction INPUT))
111                   (port LO (direction OUTPUT))
112               )
113           )
114       )
115       (cell MUXCY (cellType GENERIC)
116           (view view_1 (viewType NETLIST)
117               (interface
118                   (port DI (direction INPUT))
119                   (port CI (direction INPUT))
120                   (port S (direction INPUT))
121                   (port O (direction OUTPUT))
122               )
123           )
124       )
125       (cell XORCY (cellType GENERIC)
126           (view view_1 (viewType NETLIST)
127               (interface
128                   (port LI (direction INPUT))
129                   (port CI (direction INPUT))
130                   (port O (direction OUTPUT))
131               )
132           )
133       )
134   )
135(library test_lib (edifLevel 0) (technology (numberDefinition (scale 1 (E 1 -12) (unit Time))))
136(cell binary_counter_virtex2p_7_0_b511f9871581ee23
137 (cellType GENERIC) (view view_1 (viewType NETLIST)
138  (interface
139   (port ( rename CLK "CLK") (direction INPUT))
140   (port ( rename LOAD "LOAD") (direction INPUT))
141   (port ( array ( rename L "L(2:0)") 3 ) (direction INPUT))
142   (port ( rename CE "CE") (direction INPUT))
143   (port ( rename SINIT "SINIT") (direction INPUT))
144   (port ( array ( rename Q "Q(2:0)") 3 ) (direction OUTPUT))
145   )
146  (contents
147   (instance VCC (viewRef view_1 (cellRef VCC  (libraryRef xilinxun))))
148   (instance GND (viewRef view_1 (cellRef GND  (libraryRef xilinxun))))
149   (instance BU4
150      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
151      (property INIT (string "5555"))
152   )
153   (instance BU6
154      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
155      (property INIT (string "7474"))
156   )
157   (instance BU7
158      (viewRef view_1 (cellRef MULT_AND (libraryRef xilinxun)))
159   )
160   (instance BU8
161      (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun)))
162   )
163   (instance BU9
164      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
165   )
166   (instance BU11
167      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
168   )
169   (instance BU13
170      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
171      (property INIT (string "b8b8"))
172   )
173   (instance BU14
174      (viewRef view_1 (cellRef MULT_AND (libraryRef xilinxun)))
175   )
176   (instance BU15
177      (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun)))
178   )
179   (instance BU16
180      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
181   )
182   (instance BU18
183      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
184   )
185   (instance BU20
186      (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun)))
187      (property INIT (string "b8b8"))
188   )
189   (instance BU21
190      (viewRef view_1 (cellRef MULT_AND (libraryRef xilinxun)))
191   )
192   (instance BU22
193      (viewRef view_1 (cellRef XORCY (libraryRef xilinxun)))
194   )
195   (instance BU24
196      (viewRef view_1 (cellRef FDRE (libraryRef xilinxun)))
197   )
198   (net N0
199    (joined
200      (portRef G (instanceRef GND))
201      (portRef CI (instanceRef BU8))
202      (portRef CI (instanceRef BU9))
203      (portRef I1 (instanceRef BU4))
204      (portRef I2 (instanceRef BU4))
205      (portRef I3 (instanceRef BU4))
206      (portRef I3 (instanceRef BU6))
207      (portRef I3 (instanceRef BU13))
208      (portRef I3 (instanceRef BU20))
209    )
210   )
211   (net (rename N2 "Q(0)")
212    (joined
213      (portRef (member Q 2))
214      (portRef I1 (instanceRef BU7))
215      (portRef I0 (instanceRef BU6))
216      (portRef Q (instanceRef BU11))
217    )
218   )
219   (net (rename N3 "Q(1)")
220    (joined
221      (portRef (member Q 1))
222      (portRef I1 (instanceRef BU14))
223      (portRef I0 (instanceRef BU13))
224      (portRef Q (instanceRef BU18))
225    )
226   )
227   (net (rename N4 "Q(2)")
228    (joined
229      (portRef (member Q 0))
230      (portRef I1 (instanceRef BU21))
231      (portRef I0 (instanceRef BU20))
232      (portRef Q (instanceRef BU24))
233    )
234   )
235   (net (rename N5 "CLK")
236    (joined
237      (portRef CLK)
238      (portRef C (instanceRef BU11))
239      (portRef C (instanceRef BU18))
240      (portRef C (instanceRef BU24))
241    )
242   )
243   (net (rename N6 "LOAD")
244    (joined
245      (portRef LOAD)
246      (portRef I0 (instanceRef BU4))
247    )
248   )
249   (net (rename N7 "L(0)")
250    (joined
251      (portRef (member L 2))
252      (portRef I2 (instanceRef BU6))
253    )
254   )
255   (net (rename N8 "L(1)")
256    (joined
257      (portRef (member L 1))
258      (portRef I2 (instanceRef BU13))
259    )
260   )
261   (net (rename N9 "L(2)")
262    (joined
263      (portRef (member L 0))
264      (portRef I2 (instanceRef BU20))
265    )
266   )
267   (net (rename N10 "CE")
268    (joined
269      (portRef CE)
270      (portRef CE (instanceRef BU11))
271      (portRef CE (instanceRef BU18))
272      (portRef CE (instanceRef BU24))
273    )
274   )
275   (net (rename N11 "SINIT")
276    (joined
277      (portRef SINIT)
278      (portRef R (instanceRef BU11))
279      (portRef R (instanceRef BU18))
280      (portRef R (instanceRef BU24))
281    )
282   )
283   (net N12
284    (joined
285      (portRef O (instanceRef BU9))
286      (portRef D (instanceRef BU11))
287    )
288   )
289   (net N13
290    (joined
291      (portRef O (instanceRef BU16))
292      (portRef D (instanceRef BU18))
293    )
294   )
295   (net N14
296    (joined
297      (portRef O (instanceRef BU22))
298      (portRef D (instanceRef BU24))
299    )
300   )
301   (net N15
302    (joined
303      (portRef I0 (instanceRef BU7))
304      (portRef I0 (instanceRef BU14))
305      (portRef I0 (instanceRef BU21))
306      (portRef O (instanceRef BU4))
307      (portRef I1 (instanceRef BU6))
308      (portRef I1 (instanceRef BU13))
309      (portRef I1 (instanceRef BU20))
310    )
311   )
312   (net N16
313    (joined
314      (portRef S (instanceRef BU8))
315      (portRef LI (instanceRef BU9))
316      (portRef O (instanceRef BU6))
317    )
318   )
319   (net N19
320    (joined
321      (portRef LO (instanceRef BU7))
322      (portRef DI (instanceRef BU8))
323    )
324   )
325   (net N20
326    (joined
327      (portRef O (instanceRef BU8))
328      (portRef CI (instanceRef BU15))
329      (portRef CI (instanceRef BU16))
330    )
331   )
332   (net N23
333    (joined
334      (portRef S (instanceRef BU15))
335      (portRef LI (instanceRef BU16))
336      (portRef O (instanceRef BU13))
337    )
338   )
339   (net N26
340    (joined
341      (portRef LO (instanceRef BU14))
342      (portRef DI (instanceRef BU15))
343    )
344   )
345   (net N27
346    (joined
347      (portRef O (instanceRef BU15))
348      (portRef CI (instanceRef BU22))
349    )
350   )
351   (net N30
352    (joined
353      (portRef LI (instanceRef BU22))
354      (portRef O (instanceRef BU20))
355    )
356   )
357))))
358(design binary_counter_virtex2p_7_0_b511f9871581ee23 (cellRef binary_counter_virtex2p_7_0_b511f9871581ee23 (libraryRef test_lib))
359  (property X_CORE_INFO (string "C_COUNTER_BINARY_V7_0, Xilinx CORE Generator 10.1.02_ip2"))
360  (property PART (string "xc2vp2-fg256-7") (owner "Xilinx"))
361))
Note: See TracBrowser for help on using the repository browser.