source: ResearchApps/PHY/WARPLAB/WARPLab_v05_2/EDK_Files_MIMO_4x4_FPGAv2/system.mhs

Last change on this file was 1442, checked in by sgupta, 14 years ago

minor update to WARPLab 5.2 to include new null mgt wrapper

  • Property svn:executable set to *
File size: 77.5 KB
Line 
1
2# ##############################################################################
3# Created by Base System Builder Wizard for Xilinx EDK 10.1.03 Build EDK_K_SP3.6
4# Sat Oct 10 15:03:40 2009
5# Target Board:  Rice University - WARP Project WARP Kits (FPGA/Clock/Radio Boards) Rev FPGA 2.2 / Radio 1.4 / Clock 1.1
6# Family:    virtex4
7# Device:    XC4VFX100
8# Package:   FF1517
9# Speed Grade:  -11
10# Processor: ppc405_0
11# Processor clock frequency: 240.00 MHz
12# Bus clock frequency: 80.00 MHz
13# On Chip Memory :  96 KB
14# ##############################################################################
15 PARAMETER VERSION = 2.1.0
16
17
18 PORT fpga_0_clk_board_config_sys_clk_pin = fpga_0_clk_board_config_sys_clk, DIR = I
19 PORT fpga_0_warp_v4_userio_all_LEDs_out_pin = fpga_0_warp_v4_userio_all_LEDs_out, DIR = O, VEC = [0:7]
20 PORT fpga_0_warp_v4_userio_all_PB_in_pin = fpga_0_warp_v4_userio_all_PB_in, DIR = I, VEC = [0:3]
21 PORT fpga_0_warp_v4_userio_all_IOEx_SCL_pin = fpga_0_warp_v4_userio_all_IOEx_SCL, DIR = O
22 PORT fpga_0_warp_v4_userio_all_IOEx_SDA_pin = fpga_0_warp_v4_userio_all_IOEx_SDA, DIR = O
23 PORT fpga_0_rs232_db9_RX_pin = fpga_0_rs232_db9_RX, DIR = I
24 PORT fpga_0_rs232_db9_TX_pin = fpga_0_rs232_db9_TX, DIR = O
25 PORT fpga_0_warp_v4_userio_all_DIPSW_in_pin = fpga_0_warp_v4_userio_all_DIPSW_in, DIR = I, VEC = [0:3]
26 PORT fpga_0_clk_board_config_cfg_radio_dat_out_pin = fpga_0_clk_board_config_cfg_radio_dat_out, DIR = O
27 PORT fpga_0_clk_board_config_cfg_radio_csb_out_pin = fpga_0_clk_board_config_cfg_radio_csb_out, DIR = O
28 PORT fpga_0_clk_board_config_cfg_radio_en_out_pin = fpga_0_clk_board_config_cfg_radio_en_out, DIR = O
29 PORT fpga_0_clk_board_config_cfg_radio_clk_out_pin = fpga_0_clk_board_config_cfg_radio_clk_out, DIR = O
30 PORT fpga_0_clk_board_config_cfg_logic_dat_out_pin = fpga_0_clk_board_config_cfg_logic_dat_out, DIR = O
31 PORT fpga_0_clk_board_config_cfg_logic_csb_out_pin = fpga_0_clk_board_config_cfg_logic_csb_out, DIR = O
32 PORT fpga_0_clk_board_config_cfg_logic_en_out_pin = fpga_0_clk_board_config_cfg_logic_en_out, DIR = O
33 PORT fpga_0_clk_board_config_cfg_logic_clk_out_pin = fpga_0_clk_board_config_cfg_logic_clk_out, DIR = O
34 PORT fpga_0_radio_bridge_slot_1_converter_clock_out_pin = fpga_0_radio_bridge_slot_1_converter_clock_out, DIR = O
35 PORT fpga_0_radio_bridge_slot_1_radio_EEPROM_IO = fpga_0_radio_bridge_slot_1_radio_EEPROM_IO, DIR = IO
36 PORT fpga_0_radio_bridge_slot_1_dac_spi_clk_pin = fpga_0_radio_bridge_slot_1_dac_spi_clk, DIR = O
37 PORT fpga_0_radio_bridge_slot_1_dac_spi_cs_pin = fpga_0_radio_bridge_slot_1_dac_spi_cs, DIR = O
38 PORT fpga_0_radio_bridge_slot_1_dac_spi_data_pin = fpga_0_radio_bridge_slot_1_dac_spi_data, DIR = O
39 PORT fpga_0_radio_bridge_slot_1_radio_24PA_pin = fpga_0_radio_bridge_slot_1_radio_24PA, DIR = O
40 PORT fpga_0_radio_bridge_slot_1_radio_5PA_pin = fpga_0_radio_bridge_slot_1_radio_5PA, DIR = O
41 PORT fpga_0_radio_bridge_slot_1_radio_ANTSW_pin = fpga_0_radio_bridge_slot_1_radio_ANTSW, DIR = O, VEC = [1:0]
42 PORT fpga_0_radio_bridge_slot_1_radio_dac_PLL_LOCK_pin = fpga_0_radio_bridge_slot_1_radio_dac_PLL_LOCK, DIR = I
43 PORT fpga_0_radio_bridge_slot_1_radio_dac_RESET_pin = fpga_0_radio_bridge_slot_1_radio_dac_RESET, DIR = O
44 PORT fpga_0_radio_bridge_slot_1_radio_DIPSW_pin = fpga_0_radio_bridge_slot_1_radio_DIPSW, DIR = I, VEC = [3:0]
45 PORT fpga_0_radio_bridge_slot_1_radio_LD_pin = fpga_0_radio_bridge_slot_1_radio_LD, DIR = I
46 PORT fpga_0_radio_bridge_slot_1_radio_LED_pin = fpga_0_radio_bridge_slot_1_radio_LED, DIR = O, VEC = [2:0]
47 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk, DIR = O
48 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP, DIR = O
49 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D, DIR = I, VEC = [9:0]
50 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ, DIR = O
51 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR, DIR = I
52 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP, DIR = O
53 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS, DIR = O
54 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS, DIR = O
55 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA, DIR = I
56 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB, DIR = I
57 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA, DIR = O
58 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB, DIR = O
59 PORT fpga_0_radio_bridge_slot_1_radio_RxEn_pin = fpga_0_radio_bridge_slot_1_radio_RxEn, DIR = O
60 PORT fpga_0_radio_bridge_slot_1_radio_RxHP_pin = fpga_0_radio_bridge_slot_1_radio_RxHP, DIR = O
61 PORT fpga_0_radio_bridge_slot_1_radio_SHDN_pin = fpga_0_radio_bridge_slot_1_radio_SHDN, DIR = O
62 PORT fpga_0_radio_bridge_slot_1_radio_spi_clk_pin = fpga_0_radio_bridge_slot_1_radio_spi_clk, DIR = O
63 PORT fpga_0_radio_bridge_slot_1_radio_spi_cs_pin = fpga_0_radio_bridge_slot_1_radio_spi_cs, DIR = O
64 PORT fpga_0_radio_bridge_slot_1_radio_spi_data_pin = fpga_0_radio_bridge_slot_1_radio_spi_data, DIR = O
65 PORT fpga_0_radio_bridge_slot_1_radio_TxEn_pin = fpga_0_radio_bridge_slot_1_radio_TxEn, DIR = O
66 PORT fpga_0_radio_bridge_slot_1_radio_B_pin = fpga_0_radio_bridge_slot_1_radio_B, DIR = O, VEC = [6:0]
67 PORT fpga_0_radio_bridge_slot_1_radio_DAC_I_pin = fpga_0_radio_bridge_slot_1_radio_DAC_I, DIR = O, VEC = [15:0]
68 PORT fpga_0_radio_bridge_slot_1_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_1_radio_DAC_Q, DIR = O, VEC = [15:0]
69 PORT fpga_0_radio_bridge_slot_1_radio_ADC_I_pin = fpga_0_radio_bridge_slot_1_radio_ADC_I, DIR = I, VEC = [13:0]
70 PORT fpga_0_radio_bridge_slot_1_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_1_radio_ADC_Q, DIR = I, VEC = [13:0]
71 PORT fpga_0_radio_bridge_slot_2_converter_clock_out_pin = fpga_0_radio_bridge_slot_2_converter_clock_out, DIR = O
72 PORT fpga_0_radio_bridge_slot_2_radio_EEPROM_IO = fpga_0_radio_bridge_slot_2_radio_EEPROM_IO, DIR = IO
73 PORT fpga_0_radio_bridge_slot_2_dac_spi_clk_pin = fpga_0_radio_bridge_slot_2_dac_spi_clk, DIR = O
74 PORT fpga_0_radio_bridge_slot_2_dac_spi_cs_pin = fpga_0_radio_bridge_slot_2_dac_spi_cs, DIR = O
75 PORT fpga_0_radio_bridge_slot_2_dac_spi_data_pin = fpga_0_radio_bridge_slot_2_dac_spi_data, DIR = O
76 PORT fpga_0_radio_bridge_slot_2_radio_24PA_pin = fpga_0_radio_bridge_slot_2_radio_24PA, DIR = O
77 PORT fpga_0_radio_bridge_slot_2_radio_5PA_pin = fpga_0_radio_bridge_slot_2_radio_5PA, DIR = O
78 PORT fpga_0_radio_bridge_slot_2_radio_ANTSW_pin = fpga_0_radio_bridge_slot_2_radio_ANTSW, DIR = O, VEC = [1:0]
79 PORT fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin = fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK, DIR = I
80 PORT fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin = fpga_0_radio_bridge_slot_2_radio_dac_RESET, DIR = O
81 PORT fpga_0_radio_bridge_slot_2_radio_DIPSW_pin = fpga_0_radio_bridge_slot_2_radio_DIPSW, DIR = I, VEC = [3:0]
82 PORT fpga_0_radio_bridge_slot_2_radio_LD_pin = fpga_0_radio_bridge_slot_2_radio_LD, DIR = I
83 PORT fpga_0_radio_bridge_slot_2_radio_LED_pin = fpga_0_radio_bridge_slot_2_radio_LED, DIR = O, VEC = [2:0]
84 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk, DIR = O
85 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP, DIR = O
86 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D, DIR = I, VEC = [9:0]
87 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ, DIR = O
88 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR, DIR = I
89 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP, DIR = O
90 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS, DIR = O
91 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS, DIR = O
92 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA, DIR = I
93 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB, DIR = I
94 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA, DIR = O
95 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB, DIR = O
96 PORT fpga_0_radio_bridge_slot_2_radio_RxEn_pin = fpga_0_radio_bridge_slot_2_radio_RxEn, DIR = O
97 PORT fpga_0_radio_bridge_slot_2_radio_RxHP_pin = fpga_0_radio_bridge_slot_2_radio_RxHP, DIR = O
98 PORT fpga_0_radio_bridge_slot_2_radio_SHDN_pin = fpga_0_radio_bridge_slot_2_radio_SHDN, DIR = O
99 PORT fpga_0_radio_bridge_slot_2_radio_spi_clk_pin = fpga_0_radio_bridge_slot_2_radio_spi_clk, DIR = O
100 PORT fpga_0_radio_bridge_slot_2_radio_spi_cs_pin = fpga_0_radio_bridge_slot_2_radio_spi_cs, DIR = O
101 PORT fpga_0_radio_bridge_slot_2_radio_spi_data_pin = fpga_0_radio_bridge_slot_2_radio_spi_data, DIR = O
102 PORT fpga_0_radio_bridge_slot_2_radio_TxEn_pin = fpga_0_radio_bridge_slot_2_radio_TxEn, DIR = O
103 PORT fpga_0_radio_bridge_slot_2_radio_B_pin = fpga_0_radio_bridge_slot_2_radio_B, DIR = O, VEC = [6:0]
104 PORT fpga_0_radio_bridge_slot_2_radio_DAC_I_pin = fpga_0_radio_bridge_slot_2_radio_DAC_I, DIR = O, VEC = [15:0]
105 PORT fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_2_radio_DAC_Q, DIR = O, VEC = [15:0]
106 PORT fpga_0_radio_bridge_slot_2_radio_ADC_I_pin = fpga_0_radio_bridge_slot_2_radio_ADC_I, DIR = I, VEC = [13:0]
107 PORT fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_2_radio_ADC_Q, DIR = I, VEC = [13:0]
108 PORT fpga_0_radio_bridge_slot_3_converter_clock_out_pin = fpga_0_radio_bridge_slot_3_converter_clock_out, DIR = O
109 PORT fpga_0_radio_bridge_slot_3_radio_EEPROM_IO = fpga_0_radio_bridge_slot_3_radio_EEPROM_IO, DIR = IO
110 PORT fpga_0_radio_bridge_slot_3_dac_spi_clk_pin = fpga_0_radio_bridge_slot_3_dac_spi_clk, DIR = O
111 PORT fpga_0_radio_bridge_slot_3_dac_spi_cs_pin = fpga_0_radio_bridge_slot_3_dac_spi_cs, DIR = O
112 PORT fpga_0_radio_bridge_slot_3_dac_spi_data_pin = fpga_0_radio_bridge_slot_3_dac_spi_data, DIR = O
113 PORT fpga_0_radio_bridge_slot_3_radio_24PA_pin = fpga_0_radio_bridge_slot_3_radio_24PA, DIR = O
114 PORT fpga_0_radio_bridge_slot_3_radio_5PA_pin = fpga_0_radio_bridge_slot_3_radio_5PA, DIR = O
115 PORT fpga_0_radio_bridge_slot_3_radio_ANTSW_pin = fpga_0_radio_bridge_slot_3_radio_ANTSW, DIR = O, VEC = [1:0]
116 PORT fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin = fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK, DIR = I
117 PORT fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin = fpga_0_radio_bridge_slot_3_radio_dac_RESET, DIR = O
118 PORT fpga_0_radio_bridge_slot_3_radio_DIPSW_pin = fpga_0_radio_bridge_slot_3_radio_DIPSW, DIR = I, VEC = [3:0]
119 PORT fpga_0_radio_bridge_slot_3_radio_LD_pin = fpga_0_radio_bridge_slot_3_radio_LD, DIR = I
120 PORT fpga_0_radio_bridge_slot_3_radio_LED_pin = fpga_0_radio_bridge_slot_3_radio_LED, DIR = O, VEC = [2:0]
121 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk, DIR = O
122 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP, DIR = O
123 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D, DIR = I, VEC = [9:0]
124 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ, DIR = O
125 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR, DIR = I
126 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP, DIR = O
127 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS, DIR = O
128 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS, DIR = O
129 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA, DIR = I
130 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB, DIR = I
131 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA, DIR = O
132 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB, DIR = O
133 PORT fpga_0_radio_bridge_slot_3_radio_RxEn_pin = fpga_0_radio_bridge_slot_3_radio_RxEn, DIR = O
134 PORT fpga_0_radio_bridge_slot_3_radio_RxHP_pin = fpga_0_radio_bridge_slot_3_radio_RxHP, DIR = O
135 PORT fpga_0_radio_bridge_slot_3_radio_SHDN_pin = fpga_0_radio_bridge_slot_3_radio_SHDN, DIR = O
136 PORT fpga_0_radio_bridge_slot_3_radio_spi_clk_pin = fpga_0_radio_bridge_slot_3_radio_spi_clk, DIR = O
137 PORT fpga_0_radio_bridge_slot_3_radio_spi_cs_pin = fpga_0_radio_bridge_slot_3_radio_spi_cs, DIR = O
138 PORT fpga_0_radio_bridge_slot_3_radio_spi_data_pin = fpga_0_radio_bridge_slot_3_radio_spi_data, DIR = O
139 PORT fpga_0_radio_bridge_slot_3_radio_TxEn_pin = fpga_0_radio_bridge_slot_3_radio_TxEn, DIR = O
140 PORT fpga_0_radio_bridge_slot_3_radio_B_pin = fpga_0_radio_bridge_slot_3_radio_B, DIR = O, VEC = [6:0]
141 PORT fpga_0_radio_bridge_slot_3_radio_DAC_I_pin = fpga_0_radio_bridge_slot_3_radio_DAC_I, DIR = O, VEC = [15:0]
142 PORT fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_3_radio_DAC_Q, DIR = O, VEC = [15:0]
143 PORT fpga_0_radio_bridge_slot_3_radio_ADC_I_pin = fpga_0_radio_bridge_slot_3_radio_ADC_I, DIR = I, VEC = [13:0]
144 PORT fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_3_radio_ADC_Q, DIR = I, VEC = [13:0]
145 PORT fpga_0_radio_bridge_slot_4_converter_clock_out_pin = fpga_0_radio_bridge_slot_4_converter_clock_out, DIR = O
146 PORT fpga_0_radio_bridge_slot_4_radio_EEPROM_IO = fpga_0_radio_bridge_slot_4_radio_EEPROM_IO, DIR = IO
147 PORT fpga_0_radio_bridge_slot_4_dac_spi_clk_pin = fpga_0_radio_bridge_slot_4_dac_spi_clk, DIR = O
148 PORT fpga_0_radio_bridge_slot_4_dac_spi_cs_pin = fpga_0_radio_bridge_slot_4_dac_spi_cs, DIR = O
149 PORT fpga_0_radio_bridge_slot_4_dac_spi_data_pin = fpga_0_radio_bridge_slot_4_dac_spi_data, DIR = O
150 PORT fpga_0_radio_bridge_slot_4_radio_24PA_pin = fpga_0_radio_bridge_slot_4_radio_24PA, DIR = O
151 PORT fpga_0_radio_bridge_slot_4_radio_5PA_pin = fpga_0_radio_bridge_slot_4_radio_5PA, DIR = O
152 PORT fpga_0_radio_bridge_slot_4_radio_ANTSW_pin = fpga_0_radio_bridge_slot_4_radio_ANTSW, DIR = O, VEC = [1:0]
153 PORT fpga_0_radio_bridge_slot_4_radio_dac_PLL_LOCK_pin = fpga_0_radio_bridge_slot_4_radio_dac_PLL_LOCK, DIR = I
154 PORT fpga_0_radio_bridge_slot_4_radio_dac_RESET_pin = fpga_0_radio_bridge_slot_4_radio_dac_RESET, DIR = O
155 PORT fpga_0_radio_bridge_slot_4_radio_DIPSW_pin = fpga_0_radio_bridge_slot_4_radio_DIPSW, DIR = I, VEC = [3:0]
156 PORT fpga_0_radio_bridge_slot_4_radio_LD_pin = fpga_0_radio_bridge_slot_4_radio_LD, DIR = I
157 PORT fpga_0_radio_bridge_slot_4_radio_LED_pin = fpga_0_radio_bridge_slot_4_radio_LED, DIR = O, VEC = [2:0]
158 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk, DIR = O
159 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP, DIR = O
160 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D, DIR = I, VEC = [9:0]
161 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ, DIR = O
162 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR, DIR = I
163 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP, DIR = O
164 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS, DIR = O
165 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS, DIR = O
166 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA, DIR = I
167 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB, DIR = I
168 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA, DIR = O
169 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB, DIR = O
170 PORT fpga_0_radio_bridge_slot_4_radio_RxEn_pin = fpga_0_radio_bridge_slot_4_radio_RxEn, DIR = O
171 PORT fpga_0_radio_bridge_slot_4_radio_RxHP_pin = fpga_0_radio_bridge_slot_4_radio_RxHP, DIR = O
172 PORT fpga_0_radio_bridge_slot_4_radio_SHDN_pin = fpga_0_radio_bridge_slot_4_radio_SHDN, DIR = O
173 PORT fpga_0_radio_bridge_slot_4_radio_spi_clk_pin = fpga_0_radio_bridge_slot_4_radio_spi_clk, DIR = O
174 PORT fpga_0_radio_bridge_slot_4_radio_spi_cs_pin = fpga_0_radio_bridge_slot_4_radio_spi_cs, DIR = O
175 PORT fpga_0_radio_bridge_slot_4_radio_spi_data_pin = fpga_0_radio_bridge_slot_4_radio_spi_data, DIR = O
176 PORT fpga_0_radio_bridge_slot_4_radio_TxEn_pin = fpga_0_radio_bridge_slot_4_radio_TxEn, DIR = O
177 PORT fpga_0_radio_bridge_slot_4_radio_B_pin = fpga_0_radio_bridge_slot_4_radio_B, DIR = O, VEC = [6:0]
178 PORT fpga_0_radio_bridge_slot_4_radio_DAC_I_pin = fpga_0_radio_bridge_slot_4_radio_DAC_I, DIR = O, VEC = [15:0]
179 PORT fpga_0_radio_bridge_slot_4_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_4_radio_DAC_Q, DIR = O, VEC = [15:0]
180 PORT fpga_0_radio_bridge_slot_4_radio_ADC_I_pin = fpga_0_radio_bridge_slot_4_radio_ADC_I, DIR = I, VEC = [13:0]
181 PORT fpga_0_radio_bridge_slot_4_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_4_radio_ADC_Q, DIR = I, VEC = [13:0]
182 PORT fpga_0_eeprom_controller_DQ0_pin = fpga_0_eeprom_controller_DQ0, DIR = IO
183 PORT fpga_0_Ethernet_MAC_PHY_rst_n_pin = fpga_0_Ethernet_MAC_PHY_rst_n, DIR = O
184 PORT fpga_0_Ethernet_MAC_PHY_crs_pin = fpga_0_Ethernet_MAC_PHY_crs, DIR = I
185 PORT fpga_0_Ethernet_MAC_PHY_col_pin = fpga_0_Ethernet_MAC_PHY_col, DIR = I
186 PORT fpga_0_Ethernet_MAC_PHY_tx_data_pin = fpga_0_Ethernet_MAC_PHY_tx_data, DIR = O, VEC = [3:0]
187 PORT fpga_0_Ethernet_MAC_PHY_tx_en_pin = fpga_0_Ethernet_MAC_PHY_tx_en, DIR = O
188 PORT fpga_0_Ethernet_MAC_PHY_tx_clk_pin = fpga_0_Ethernet_MAC_PHY_tx_clk, DIR = I
189 PORT fpga_0_Ethernet_MAC_PHY_rx_er_pin = fpga_0_Ethernet_MAC_PHY_rx_er, DIR = I
190 PORT fpga_0_Ethernet_MAC_PHY_rx_clk_pin = fpga_0_Ethernet_MAC_PHY_rx_clk, DIR = I
191 PORT fpga_0_Ethernet_MAC_PHY_dv_pin = fpga_0_Ethernet_MAC_PHY_dv, DIR = I
192 PORT fpga_0_Ethernet_MAC_PHY_rx_data_pin = fpga_0_Ethernet_MAC_PHY_rx_data, DIR = I, VEC = [3:0]
193 PORT sys_clk_pin = dcm_clk_s, DIR = I, SIGIS = CLK, CLK_FREQ = 40000000
194 PORT sys_rst_pin = sys_rst_s, DIR = I, RST_POLARITY = 1, SIGIS = RST
195 PORT debug = rxrun & txrun & agcsetdone & ff_fpga_0_Ethernet_MAC_PHY_ensigs & 0b0 & 0b0 & 0b0 & debug_sw_gpio_O, VEC = [0:15], DIR = O
196 PORT mgt_null_controller_0_rxn_mgt01_pin = mgt_null_controller_0_rxn_mgt01, DIR = I, VEC = [0:1]
197 PORT mgt_null_controller_0_rxp_mgt01_pin = mgt_null_controller_0_rxp_mgt01, DIR = I, VEC = [0:1]
198 PORT mgt_null_controller_0_txn_mgt01_pin = mgt_null_controller_0_txn_mgt01, DIR = O, VEC = [0:1]
199 PORT mgt_null_controller_0_txp_mgt01_pin = mgt_null_controller_0_txp_mgt01, DIR = O, VEC = [0:1]
200 PORT mgt_null_controller_0_rxn_mgt02_pin = mgt_null_controller_0_rxn_mgt02, DIR = I, VEC = [0:1]
201 PORT mgt_null_controller_0_rxp_mgt02_pin = mgt_null_controller_0_rxp_mgt02, DIR = I, VEC = [0:1]
202 PORT mgt_null_controller_0_txn_mgt02_pin = mgt_null_controller_0_txn_mgt02, DIR = O, VEC = [0:1]
203 PORT mgt_null_controller_0_txp_mgt02_pin = mgt_null_controller_0_txp_mgt02, DIR = O, VEC = [0:1]
204 PORT mgt_null_controller_0_rxn_mgt03_pin = mgt_null_controller_0_rxn_mgt03, DIR = I, VEC = [0:1]
205 PORT mgt_null_controller_0_rxp_mgt03_pin = mgt_null_controller_0_rxp_mgt03, DIR = I, VEC = [0:1]
206 PORT mgt_null_controller_0_txn_mgt03_pin = mgt_null_controller_0_txn_mgt03, DIR = O, VEC = [0:1]
207 PORT mgt_null_controller_0_txp_mgt03_pin = mgt_null_controller_0_txp_mgt03, DIR = O, VEC = [0:1]
208 PORT mgt_null_controller_0_rxn_mgt05_pin = mgt_null_controller_0_rxn_mgt05, DIR = I, VEC = [0:1]
209 PORT mgt_null_controller_0_rxp_mgt05_pin = mgt_null_controller_0_rxp_mgt05, DIR = I, VEC = [0:1]
210 PORT mgt_null_controller_0_txn_mgt05_pin = mgt_null_controller_0_txn_mgt05, DIR = O, VEC = [0:1]
211 PORT mgt_null_controller_0_txp_mgt05_pin = mgt_null_controller_0_txp_mgt05, DIR = O, VEC = [0:1]
212 PORT mgt_null_controller_0_rxn_mgt06_pin = mgt_null_controller_0_rxn_mgt06, DIR = I, VEC = [0:1]
213 PORT mgt_null_controller_0_rxp_mgt06_pin = mgt_null_controller_0_rxp_mgt06, DIR = I, VEC = [0:1]
214 PORT mgt_null_controller_0_txn_mgt06_pin = mgt_null_controller_0_txn_mgt06, DIR = O, VEC = [0:1]
215 PORT mgt_null_controller_0_txp_mgt06_pin = mgt_null_controller_0_txp_mgt06, DIR = O, VEC = [0:1]
216 PORT mgt_null_controller_0_rxn_mgt09_pin = mgt_null_controller_0_rxn_mgt09, DIR = I, VEC = [0:1]
217 PORT mgt_null_controller_0_rxp_mgt09_pin = mgt_null_controller_0_rxp_mgt09, DIR = I, VEC = [0:1]
218 PORT mgt_null_controller_0_txn_mgt09_pin = mgt_null_controller_0_txn_mgt09, DIR = O, VEC = [0:1]
219 PORT mgt_null_controller_0_txp_mgt09_pin = mgt_null_controller_0_txp_mgt09, DIR = O, VEC = [0:1]
220 PORT mgt_null_controller_0_rxn_mgt10_pin = mgt_null_controller_0_rxn_mgt10, DIR = I, VEC = [0:1]
221 PORT mgt_null_controller_0_rxp_mgt10_pin = mgt_null_controller_0_rxp_mgt10, DIR = I, VEC = [0:1]
222 PORT mgt_null_controller_0_txn_mgt10_pin = mgt_null_controller_0_txn_mgt10, DIR = O, VEC = [0:1]
223 PORT mgt_null_controller_0_txp_mgt10_pin = mgt_null_controller_0_txp_mgt10, DIR = O, VEC = [0:1]
224 PORT mgt_null_controller_0_rxn_mgt12_pin = mgt_null_controller_0_rxn_mgt12, DIR = I, VEC = [0:1]
225 PORT mgt_null_controller_0_rxp_mgt12_pin = mgt_null_controller_0_rxp_mgt12, DIR = I, VEC = [0:1]
226 PORT mgt_null_controller_0_txn_mgt12_pin = mgt_null_controller_0_txn_mgt12, DIR = O, VEC = [0:1]
227 PORT mgt_null_controller_0_txp_mgt12_pin = mgt_null_controller_0_txp_mgt12, DIR = O, VEC = [0:1]
228 PORT mgt_null_controller_0_rxn_mgt13_pin = mgt_null_controller_0_rxn_mgt13, DIR = I, VEC = [0:1]
229 PORT mgt_null_controller_0_rxp_mgt13_pin = mgt_null_controller_0_rxp_mgt13, DIR = I, VEC = [0:1]
230 PORT mgt_null_controller_0_txn_mgt13_pin = mgt_null_controller_0_txn_mgt13, DIR = O, VEC = [0:1]
231 PORT mgt_null_controller_0_txp_mgt13_pin = mgt_null_controller_0_txp_mgt13, DIR = O, VEC = [0:1]
232 PORT mgt_null_controller_0_rxn_mgt14_pin = mgt_null_controller_0_rxn_mgt14, DIR = I, VEC = [0:1]
233 PORT mgt_null_controller_0_rxp_mgt14_pin = mgt_null_controller_0_rxp_mgt14, DIR = I, VEC = [0:1]
234 PORT mgt_null_controller_0_txn_mgt14_pin = mgt_null_controller_0_txn_mgt14, DIR = O, VEC = [0:1]
235 PORT mgt_null_controller_0_txp_mgt14_pin = mgt_null_controller_0_txp_mgt14, DIR = O, VEC = [0:1]
236
237
238BEGIN ppc405_virtex4
239 PARAMETER INSTANCE = ppc405_0
240 PARAMETER HW_VER = 2.01.a
241 PARAMETER C_FASTEST_PLB_CLOCK = DPLB0
242 PARAMETER C_IDCR_BASEADDR = 0b0100000000
243 PARAMETER C_IDCR_HIGHADDR = 0b0111111111
244 BUS_INTERFACE IPLB0 = plb
245 BUS_INTERFACE DPLB0 = plb
246 BUS_INTERFACE ISOCM = ppc405_0_iocm
247 BUS_INTERFACE DSOCM = ppc405_0_docm
248 BUS_INTERFACE JTAGPPC = jtagppc_cntlr_0_0
249 BUS_INTERFACE RESETPPC = ppc_reset_bus
250 PORT BRAMISOCMCLK = sys_clk_s
251 PORT BRAMDSOCMCLK = sys_clk_s
252 PORT CPMC405CLOCK = proc_clk_s
253END
254
255BEGIN plb_v46
256 PARAMETER INSTANCE = plb
257 PARAMETER C_DCR_INTFCE = 0
258 PARAMETER C_NUM_CLK_PLB2OPB_REARB = 100
259 PARAMETER HW_VER = 1.03.a
260 PORT PLB_Clk = sys_clk_s
261 PORT SYS_Rst = sys_bus_reset
262END
263
264BEGIN warp_v4_userio
265 PARAMETER INSTANCE = warp_v4_userio_all
266 PARAMETER HW_VER = 1.00.a
267 PARAMETER C_ADDRESS_0 = 0x40
268 PARAMETER C_ADDRESS_1 = 0x42
269 PARAMETER C_I2C_DIVIDER = 0x40
270 PARAMETER C_BASEADDR = 0xc6000000
271 PARAMETER C_HIGHADDR = 0xc600ffff
272 BUS_INTERFACE SPLB = plb
273 PORT LEDs_out = fpga_0_warp_v4_userio_all_LEDs_out
274 PORT DIPSW_in = fpga_0_warp_v4_userio_all_DIPSW_in
275 PORT PB_in = fpga_0_warp_v4_userio_all_PB_in
276 PORT IOEx_SCL = fpga_0_warp_v4_userio_all_IOEx_SCL
277 PORT IOEx_SDA = fpga_0_warp_v4_userio_all_IOEx_SDA
278END
279
280BEGIN xps_uartlite
281 PARAMETER INSTANCE = rs232_db9
282 PARAMETER HW_VER = 1.00.a
283 PARAMETER C_BAUDRATE = 57600
284 PARAMETER C_DATA_BITS = 8
285 PARAMETER C_ODD_PARITY = 0
286 PARAMETER C_USE_PARITY = 0
287 PARAMETER C_SPLB_CLK_FREQ_HZ = 80000000
288 PARAMETER C_BASEADDR = 0x84000000
289 PARAMETER C_HIGHADDR = 0x8400ffff
290 BUS_INTERFACE SPLB = plb
291 PORT RX = fpga_0_rs232_db9_RX
292 PORT TX = fpga_0_rs232_db9_TX
293END
294
295BEGIN clock_board_config
296 PARAMETER INSTANCE = clk_board_config
297 PARAMETER HW_VER = 1.04.a
298 PARAMETER radio_clk_out4_mode = 0x1eff
299 PARAMETER radio_clk_out7_mode = 0x1eff
300 PARAMETER logic_clk_out0_mode = 0x08ff
301 PARAMETER logic_clk_out1_mode = 0x08ff
302 PORT sys_clk = fpga_0_clk_board_config_sys_clk
303 PORT sys_rst = net_gnd
304 PORT cfg_radio_dat_out = fpga_0_clk_board_config_cfg_radio_dat_out
305 PORT cfg_radio_csb_out = fpga_0_clk_board_config_cfg_radio_csb_out
306 PORT cfg_radio_en_out = fpga_0_clk_board_config_cfg_radio_en_out
307 PORT cfg_radio_clk_out = fpga_0_clk_board_config_cfg_radio_clk_out
308 PORT cfg_logic_dat_out = fpga_0_clk_board_config_cfg_logic_dat_out
309 PORT cfg_logic_csb_out = fpga_0_clk_board_config_cfg_logic_csb_out
310 PORT cfg_logic_en_out = fpga_0_clk_board_config_cfg_logic_en_out
311 PORT cfg_logic_clk_out = fpga_0_clk_board_config_cfg_logic_clk_out
312 PORT config_invalid = clk_board_config_config_invalid
313END
314
315BEGIN radio_controller
316 PARAMETER INSTANCE = radio_controller_0
317 PARAMETER HW_VER = 1.22.a
318 PARAMETER C_BASEADDR = 0xcac00000
319 PARAMETER C_HIGHADDR = 0xcac0ffff
320 BUS_INTERFACE SPLB = plb_v46_40MHz
321 PORT controller_logic_clk = radio_bridge_slot_1_controller_logic_clk_radio_bridge_slot_2_controller_logic_clk_radio_bridge_slot_3_controller_logic_clk_radio_bridge_slot_4_controller_logic_clk_radio_controller_0_controller_logic_clk
322 PORT spi_clk = radio_bridge_slot_1_controller_spi_clk_radio_bridge_slot_2_controller_spi_clk_radio_bridge_slot_3_controller_spi_clk_radio_bridge_slot_4_controller_spi_clk_radio_controller_0_spi_clk
323 PORT data_out = radio_bridge_slot_1_controller_spi_data_radio_bridge_slot_2_controller_spi_data_radio_bridge_slot_3_controller_spi_data_radio_bridge_slot_4_controller_spi_data_radio_controller_0_data_out
324 PORT radio1_cs = radio_bridge_slot_1_controller_radio_cs_radio_controller_0_radio1_cs
325 PORT radio2_cs = radio_bridge_slot_2_controller_radio_cs_radio_controller_0_radio2_cs
326 PORT radio3_cs = radio_bridge_slot_3_controller_radio_cs_radio_controller_0_radio3_cs
327 PORT radio4_cs = radio_bridge_slot_4_controller_radio_cs_radio_controller_0_radio4_cs
328 PORT dac1_cs = radio_bridge_slot_1_controller_dac_cs_radio_controller_0_dac1_cs
329 PORT dac2_cs = radio_bridge_slot_2_controller_dac_cs_radio_controller_0_dac2_cs
330 PORT dac3_cs = radio_bridge_slot_3_controller_dac_cs_radio_controller_0_dac3_cs
331 PORT dac4_cs = radio_bridge_slot_4_controller_dac_cs_radio_controller_0_dac4_cs
332 PORT radio1_SHDN = radio_bridge_slot_1_controller_SHDN_radio_controller_0_radio1_SHDN
333 PORT radio1_TxEn = radio_bridge_slot_1_controller_TxEn_radio_controller_0_radio1_TxEn
334 PORT radio1_RxEn = radio_bridge_slot_1_controller_RxEn_radio_controller_0_radio1_RxEn
335 PORT radio1_RxHP = radio_bridge_slot_1_controller_RxHP_radio_controller_0_radio1_RxHP
336 PORT radio1_LD = radio_bridge_slot_1_controller_LD_radio_controller_0_radio1_LD
337 PORT radio1_24PA = radio_bridge_slot_1_controller_24PA_radio_controller_0_radio1_24PA
338 PORT radio1_5PA = radio_bridge_slot_1_controller_5PA_radio_controller_0_radio1_5PA
339 PORT radio1_ANTSW = radio_bridge_slot_1_controller_ANTSW_radio_controller_0_radio1_ANTSW
340 PORT radio1_LED = radio_bridge_slot_1_controller_LED_radio_controller_0_radio1_LED
341 PORT radio1_ADC_RX_DCS = radio_bridge_slot_1_controller_RX_ADC_DCS_radio_controller_0_radio1_ADC_RX_DCS
342 PORT radio1_ADC_RX_DFS = radio_bridge_slot_1_controller_RX_ADC_DFS_radio_controller_0_radio1_ADC_RX_DFS
343 PORT radio1_ADC_RX_OTRA = radio_bridge_slot_1_controller_RX_ADC_OTRA_radio_controller_0_radio1_ADC_RX_OTRA
344 PORT radio1_ADC_RX_OTRB = radio_bridge_slot_1_controller_RX_ADC_OTRB_radio_controller_0_radio1_ADC_RX_OTRB
345 PORT radio1_ADC_RX_PWDNA = radio_bridge_slot_1_controller_RX_ADC_PWDNA_radio_controller_0_radio1_ADC_RX_PWDNA
346 PORT radio1_ADC_RX_PWDNB = radio_bridge_slot_1_controller_RX_ADC_PWDNB_radio_controller_0_radio1_ADC_RX_PWDNB
347 PORT radio1_DIPSW = radio_bridge_slot_1_controller_DIPSW_radio_controller_0_radio1_DIPSW
348 PORT radio1_RSSI_ADC_CLAMP = radio_bridge_slot_1_controller_RSSI_ADC_CLAMP_radio_controller_0_radio1_RSSI_ADC_CLAMP
349 PORT radio1_RSSI_ADC_HIZ = radio_bridge_slot_1_controller_RSSI_ADC_HIZ_radio_controller_0_radio1_RSSI_ADC_HIZ
350 PORT radio1_RSSI_ADC_OTR = radio_bridge_slot_1_controller_RSSI_ADC_OTR_radio_controller_0_radio1_RSSI_ADC_OTR
351 PORT radio1_RSSI_ADC_SLEEP = radio_bridge_slot_1_controller_RSSI_ADC_SLEEP_radio_controller_0_radio1_RSSI_ADC_SLEEP
352 PORT radio1_RSSI_ADC_D = radio_bridge_slot_1_controller_RSSI_ADC_D_radio_controller_0_radio1_RSSI_ADC_D
353 PORT radio1_TX_DAC_PLL_LOCK = radio_bridge_slot_1_controller_dac_PLL_LOCK_radio_controller_0_radio1_TX_DAC_PLL_LOCK
354 PORT radio1_TX_DAC_RESET = radio_bridge_slot_1_controller_dac_RESET_radio_controller_0_radio1_TX_DAC_RESET
355 PORT radio1_SHDN_external = radio_bridge_slot_1_controller_SHDN_external_radio_controller_0_radio1_SHDN_external
356 PORT radio1_TxEn_external = radio_bridge_slot_1_controller_TxEn_external_radio_controller_0_radio1_TxEn_external
357 PORT radio1_RxEn_external = radio_bridge_slot_1_controller_RxEn_external_radio_controller_0_radio1_RxEn_external
358 PORT radio1_RxHP_external = radio_bridge_slot_1_controller_RxHP_external_radio_controller_0_radio1_RxHP_external
359 PORT radio1_TxGain = radio_bridge_slot_1_user_Tx_gain_radio_controller_0_radio1_TxGain
360 PORT radio1_TxStart = radio_bridge_slot_1_controller_TxStart_radio_controller_0_radio1_TxStart
361 PORT radio2_SHDN = radio_bridge_slot_2_controller_SHDN_radio_controller_0_radio2_SHDN
362 PORT radio2_TxEn = radio_bridge_slot_2_controller_TxEn_radio_controller_0_radio2_TxEn
363 PORT radio2_RxEn = radio_bridge_slot_2_controller_RxEn_radio_controller_0_radio2_RxEn
364 PORT radio2_RxHP = radio_bridge_slot_2_controller_RxHP_radio_controller_0_radio2_RxHP
365 PORT radio2_LD = radio_bridge_slot_2_controller_LD_radio_controller_0_radio2_LD
366 PORT radio2_24PA = radio_bridge_slot_2_controller_24PA_radio_controller_0_radio2_24PA
367 PORT radio2_5PA = radio_bridge_slot_2_controller_5PA_radio_controller_0_radio2_5PA
368 PORT radio2_ANTSW = radio_bridge_slot_2_controller_ANTSW_radio_controller_0_radio2_ANTSW
369 PORT radio2_LED = radio_bridge_slot_2_controller_LED_radio_controller_0_radio2_LED
370 PORT radio2_ADC_RX_DCS = radio_bridge_slot_2_controller_RX_ADC_DCS_radio_controller_0_radio2_ADC_RX_DCS
371 PORT radio2_ADC_RX_DFS = radio_bridge_slot_2_controller_RX_ADC_DFS_radio_controller_0_radio2_ADC_RX_DFS
372 PORT radio2_ADC_RX_OTRA = radio_bridge_slot_2_controller_RX_ADC_OTRA_radio_controller_0_radio2_ADC_RX_OTRA
373 PORT radio2_ADC_RX_OTRB = radio_bridge_slot_2_controller_RX_ADC_OTRB_radio_controller_0_radio2_ADC_RX_OTRB
374 PORT radio2_ADC_RX_PWDNA = radio_bridge_slot_2_controller_RX_ADC_PWDNA_radio_controller_0_radio2_ADC_RX_PWDNA
375 PORT radio2_ADC_RX_PWDNB = radio_bridge_slot_2_controller_RX_ADC_PWDNB_radio_controller_0_radio2_ADC_RX_PWDNB
376 PORT radio2_DIPSW = radio_bridge_slot_2_controller_DIPSW_radio_controller_0_radio2_DIPSW
377 PORT radio2_RSSI_ADC_CLAMP = radio_bridge_slot_2_controller_RSSI_ADC_CLAMP_radio_controller_0_radio2_RSSI_ADC_CLAMP
378 PORT radio2_RSSI_ADC_HIZ = radio_bridge_slot_2_controller_RSSI_ADC_HIZ_radio_controller_0_radio2_RSSI_ADC_HIZ
379 PORT radio2_RSSI_ADC_OTR = radio_bridge_slot_2_controller_RSSI_ADC_OTR_radio_controller_0_radio2_RSSI_ADC_OTR
380 PORT radio2_RSSI_ADC_SLEEP = radio_bridge_slot_2_controller_RSSI_ADC_SLEEP_radio_controller_0_radio2_RSSI_ADC_SLEEP
381 PORT radio2_RSSI_ADC_D = radio_bridge_slot_2_controller_RSSI_ADC_D_radio_controller_0_radio2_RSSI_ADC_D
382 PORT radio2_TX_DAC_PLL_LOCK = radio_bridge_slot_2_controller_dac_PLL_LOCK_radio_controller_0_radio2_TX_DAC_PLL_LOCK
383 PORT radio2_TX_DAC_RESET = radio_bridge_slot_2_controller_dac_RESET_radio_controller_0_radio2_TX_DAC_RESET
384 PORT radio2_SHDN_external = radio_bridge_slot_2_controller_SHDN_external_radio_controller_0_radio2_SHDN_external
385 PORT radio2_TxEn_external = radio_bridge_slot_2_controller_TxEn_external_radio_controller_0_radio2_TxEn_external
386 PORT radio2_RxEn_external = radio_bridge_slot_2_controller_RxEn_external_radio_controller_0_radio2_RxEn_external
387 PORT radio2_RxHP_external = radio_bridge_slot_2_controller_RxHP_external_radio_controller_0_radio2_RxHP_external
388 PORT radio2_TxGain = radio_bridge_slot_2_user_Tx_gain_radio_controller_0_radio2_TxGain
389 PORT radio2_TxStart = radio_bridge_slot_2_controller_TxStart_radio_controller_0_radio2_TxStart
390 PORT radio3_SHDN = radio_bridge_slot_3_controller_SHDN_radio_controller_0_radio3_SHDN
391 PORT radio3_TxEn = radio_bridge_slot_3_controller_TxEn_radio_controller_0_radio3_TxEn
392 PORT radio3_RxEn = radio_bridge_slot_3_controller_RxEn_radio_controller_0_radio3_RxEn
393 PORT radio3_RxHP = radio_bridge_slot_3_controller_RxHP_radio_controller_0_radio3_RxHP
394 PORT radio3_LD = radio_bridge_slot_3_controller_LD_radio_controller_0_radio3_LD
395 PORT radio3_24PA = radio_bridge_slot_3_controller_24PA_radio_controller_0_radio3_24PA
396 PORT radio3_5PA = radio_bridge_slot_3_controller_5PA_radio_controller_0_radio3_5PA
397 PORT radio3_ANTSW = radio_bridge_slot_3_controller_ANTSW_radio_controller_0_radio3_ANTSW
398 PORT radio3_LED = radio_bridge_slot_3_controller_LED_radio_controller_0_radio3_LED
399 PORT radio3_ADC_RX_DCS = radio_bridge_slot_3_controller_RX_ADC_DCS_radio_controller_0_radio3_ADC_RX_DCS
400 PORT radio3_ADC_RX_DFS = radio_bridge_slot_3_controller_RX_ADC_DFS_radio_controller_0_radio3_ADC_RX_DFS
401 PORT radio3_ADC_RX_OTRA = radio_bridge_slot_3_controller_RX_ADC_OTRA_radio_controller_0_radio3_ADC_RX_OTRA
402 PORT radio3_ADC_RX_OTRB = radio_bridge_slot_3_controller_RX_ADC_OTRB_radio_controller_0_radio3_ADC_RX_OTRB
403 PORT radio3_ADC_RX_PWDNA = radio_bridge_slot_3_controller_RX_ADC_PWDNA_radio_controller_0_radio3_ADC_RX_PWDNA
404 PORT radio3_ADC_RX_PWDNB = radio_bridge_slot_3_controller_RX_ADC_PWDNB_radio_controller_0_radio3_ADC_RX_PWDNB
405 PORT radio3_DIPSW = radio_bridge_slot_3_controller_DIPSW_radio_controller_0_radio3_DIPSW
406 PORT radio3_RSSI_ADC_CLAMP = radio_bridge_slot_3_controller_RSSI_ADC_CLAMP_radio_controller_0_radio3_RSSI_ADC_CLAMP
407 PORT radio3_RSSI_ADC_HIZ = radio_bridge_slot_3_controller_RSSI_ADC_HIZ_radio_controller_0_radio3_RSSI_ADC_HIZ
408 PORT radio3_RSSI_ADC_OTR = radio_bridge_slot_3_controller_RSSI_ADC_OTR_radio_controller_0_radio3_RSSI_ADC_OTR
409 PORT radio3_RSSI_ADC_SLEEP = radio_bridge_slot_3_controller_RSSI_ADC_SLEEP_radio_controller_0_radio3_RSSI_ADC_SLEEP
410 PORT radio3_RSSI_ADC_D = radio_bridge_slot_3_controller_RSSI_ADC_D_radio_controller_0_radio3_RSSI_ADC_D
411 PORT radio3_TX_DAC_PLL_LOCK = radio_bridge_slot_3_controller_dac_PLL_LOCK_radio_controller_0_radio3_TX_DAC_PLL_LOCK
412 PORT radio3_TX_DAC_RESET = radio_bridge_slot_3_controller_dac_RESET_radio_controller_0_radio3_TX_DAC_RESET
413 PORT radio3_SHDN_external = radio_bridge_slot_3_controller_SHDN_external_radio_controller_0_radio3_SHDN_external
414 PORT radio3_TxEn_external = radio_bridge_slot_3_controller_TxEn_external_radio_controller_0_radio3_TxEn_external
415 PORT radio3_RxEn_external = radio_bridge_slot_3_controller_RxEn_external_radio_controller_0_radio3_RxEn_external
416 PORT radio3_RxHP_external = radio_bridge_slot_3_controller_RxHP_external_radio_controller_0_radio3_RxHP_external
417 PORT radio3_TxGain = radio_bridge_slot_3_user_Tx_gain_radio_controller_0_radio3_TxGain
418 PORT radio3_TxStart = radio_bridge_slot_3_controller_TxStart_radio_controller_0_radio3_TxStart
419 PORT radio4_SHDN = radio_bridge_slot_4_controller_SHDN_radio_controller_0_radio4_SHDN
420 PORT radio4_TxEn = radio_bridge_slot_4_controller_TxEn_radio_controller_0_radio4_TxEn
421 PORT radio4_RxEn = radio_bridge_slot_4_controller_RxEn_radio_controller_0_radio4_RxEn
422 PORT radio4_RxHP = radio_bridge_slot_4_controller_RxHP_radio_controller_0_radio4_RxHP
423 PORT radio4_LD = radio_bridge_slot_4_controller_LD_radio_controller_0_radio4_LD
424 PORT radio4_24PA = radio_bridge_slot_4_controller_24PA_radio_controller_0_radio4_24PA
425 PORT radio4_5PA = radio_bridge_slot_4_controller_5PA_radio_controller_0_radio4_5PA
426 PORT radio4_ANTSW = radio_bridge_slot_4_controller_ANTSW_radio_controller_0_radio4_ANTSW
427 PORT radio4_LED = radio_bridge_slot_4_controller_LED_radio_controller_0_radio4_LED
428 PORT radio4_ADC_RX_DCS = radio_bridge_slot_4_controller_RX_ADC_DCS_radio_controller_0_radio4_ADC_RX_DCS
429 PORT radio4_ADC_RX_DFS = radio_bridge_slot_4_controller_RX_ADC_DFS_radio_controller_0_radio4_ADC_RX_DFS
430 PORT radio4_ADC_RX_OTRA = radio_bridge_slot_4_controller_RX_ADC_OTRA_radio_controller_0_radio4_ADC_RX_OTRA
431 PORT radio4_ADC_RX_OTRB = radio_bridge_slot_4_controller_RX_ADC_OTRB_radio_controller_0_radio4_ADC_RX_OTRB
432 PORT radio4_ADC_RX_PWDNA = radio_bridge_slot_4_controller_RX_ADC_PWDNA_radio_controller_0_radio4_ADC_RX_PWDNA
433 PORT radio4_ADC_RX_PWDNB = radio_bridge_slot_4_controller_RX_ADC_PWDNB_radio_controller_0_radio4_ADC_RX_PWDNB
434 PORT radio4_DIPSW = radio_bridge_slot_4_controller_DIPSW_radio_controller_0_radio4_DIPSW
435 PORT radio4_RSSI_ADC_CLAMP = radio_bridge_slot_4_controller_RSSI_ADC_CLAMP_radio_controller_0_radio4_RSSI_ADC_CLAMP
436 PORT radio4_RSSI_ADC_HIZ = radio_bridge_slot_4_controller_RSSI_ADC_HIZ_radio_controller_0_radio4_RSSI_ADC_HIZ
437 PORT radio4_RSSI_ADC_OTR = radio_bridge_slot_4_controller_RSSI_ADC_OTR_radio_controller_0_radio4_RSSI_ADC_OTR
438 PORT radio4_RSSI_ADC_SLEEP = radio_bridge_slot_4_controller_RSSI_ADC_SLEEP_radio_controller_0_radio4_RSSI_ADC_SLEEP
439 PORT radio4_RSSI_ADC_D = radio_bridge_slot_4_controller_RSSI_ADC_D_radio_controller_0_radio4_RSSI_ADC_D
440 PORT radio4_TX_DAC_PLL_LOCK = radio_bridge_slot_4_controller_dac_PLL_LOCK_radio_controller_0_radio4_TX_DAC_PLL_LOCK
441 PORT radio4_TX_DAC_RESET = radio_bridge_slot_4_controller_dac_RESET_radio_controller_0_radio4_TX_DAC_RESET
442 PORT radio4_SHDN_external = radio_bridge_slot_4_controller_SHDN_external_radio_controller_0_radio4_SHDN_external
443 PORT radio4_TxEn_external = radio_bridge_slot_4_controller_TxEn_external_radio_controller_0_radio4_TxEn_external
444 PORT radio4_RxEn_external = radio_bridge_slot_4_controller_RxEn_external_radio_controller_0_radio4_RxEn_external
445 PORT radio4_RxHP_external = radio_bridge_slot_4_controller_RxHP_external_radio_controller_0_radio4_RxHP_external
446 PORT radio4_TxGain = radio_bridge_slot_4_user_Tx_gain_radio_controller_0_radio4_TxGain
447 PORT radio4_TxStart = radio_bridge_slot_4_controller_TxStart_radio_controller_0_radio4_TxStart
448END
449
450BEGIN radio_bridge
451 PARAMETER INSTANCE = radio_bridge_slot_1
452 PARAMETER HW_VER = 1.22.a
453 PORT converter_clock_out = fpga_0_radio_bridge_slot_1_converter_clock_out
454 PORT radio_B = fpga_0_radio_bridge_slot_1_radio_B
455 PORT radio_ADC_I = fpga_0_radio_bridge_slot_1_radio_ADC_I
456 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_1_radio_ADC_Q
457 PORT radio_DAC_I = fpga_0_radio_bridge_slot_1_radio_DAC_I
458 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_1_radio_DAC_Q
459 PORT controller_logic_clk = radio_bridge_slot_1_controller_logic_clk_radio_bridge_slot_2_controller_logic_clk_radio_bridge_slot_3_controller_logic_clk_radio_bridge_slot_4_controller_logic_clk_radio_controller_0_controller_logic_clk
460 PORT controller_spi_clk = radio_bridge_slot_1_controller_spi_clk_radio_bridge_slot_2_controller_spi_clk_radio_bridge_slot_3_controller_spi_clk_radio_bridge_slot_4_controller_spi_clk_radio_controller_0_spi_clk
461 PORT controller_spi_data = radio_bridge_slot_1_controller_spi_data_radio_bridge_slot_2_controller_spi_data_radio_bridge_slot_3_controller_spi_data_radio_bridge_slot_4_controller_spi_data_radio_controller_0_data_out
462 PORT controller_radio_cs = radio_bridge_slot_1_controller_radio_cs_radio_controller_0_radio1_cs
463 PORT controller_dac_cs = radio_bridge_slot_1_controller_dac_cs_radio_controller_0_dac1_cs
464 PORT controller_SHDN = radio_bridge_slot_1_controller_SHDN_radio_controller_0_radio1_SHDN
465 PORT controller_TxEn = radio_bridge_slot_1_controller_TxEn_radio_controller_0_radio1_TxEn
466 PORT controller_RxEn = radio_bridge_slot_1_controller_RxEn_radio_controller_0_radio1_RxEn
467 PORT controller_RxHP = radio_bridge_slot_1_controller_RxHP_radio_controller_0_radio1_RxHP
468 PORT controller_24PA = radio_bridge_slot_1_controller_24PA_radio_controller_0_radio1_24PA
469 PORT controller_5PA = radio_bridge_slot_1_controller_5PA_radio_controller_0_radio1_5PA
470 PORT controller_ANTSW = radio_bridge_slot_1_controller_ANTSW_radio_controller_0_radio1_ANTSW
471 PORT controller_LED = radio_bridge_slot_1_controller_LED_radio_controller_0_radio1_LED
472 PORT controller_RX_ADC_DCS = radio_bridge_slot_1_controller_RX_ADC_DCS_radio_controller_0_radio1_ADC_RX_DCS
473 PORT controller_RX_ADC_DFS = radio_bridge_slot_1_controller_RX_ADC_DFS_radio_controller_0_radio1_ADC_RX_DFS
474 PORT controller_RX_ADC_PWDNA = radio_bridge_slot_1_controller_RX_ADC_PWDNA_radio_controller_0_radio1_ADC_RX_PWDNA
475 PORT controller_RX_ADC_PWDNB = radio_bridge_slot_1_controller_RX_ADC_PWDNB_radio_controller_0_radio1_ADC_RX_PWDNB
476 PORT controller_DIPSW = radio_bridge_slot_1_controller_DIPSW_radio_controller_0_radio1_DIPSW
477 PORT controller_RSSI_ADC_CLAMP = radio_bridge_slot_1_controller_RSSI_ADC_CLAMP_radio_controller_0_radio1_RSSI_ADC_CLAMP
478 PORT controller_RSSI_ADC_HIZ = radio_bridge_slot_1_controller_RSSI_ADC_HIZ_radio_controller_0_radio1_RSSI_ADC_HIZ
479 PORT controller_RSSI_ADC_SLEEP = radio_bridge_slot_1_controller_RSSI_ADC_SLEEP_radio_controller_0_radio1_RSSI_ADC_SLEEP
480 PORT controller_RSSI_ADC_D = radio_bridge_slot_1_controller_RSSI_ADC_D_radio_controller_0_radio1_RSSI_ADC_D
481 PORT controller_LD = radio_bridge_slot_1_controller_LD_radio_controller_0_radio1_LD
482 PORT controller_RX_ADC_OTRA = radio_bridge_slot_1_controller_RX_ADC_OTRA_radio_controller_0_radio1_ADC_RX_OTRA
483 PORT controller_RX_ADC_OTRB = radio_bridge_slot_1_controller_RX_ADC_OTRB_radio_controller_0_radio1_ADC_RX_OTRB
484 PORT controller_RSSI_ADC_OTR = radio_bridge_slot_1_controller_RSSI_ADC_OTR_radio_controller_0_radio1_RSSI_ADC_OTR
485 PORT controller_dac_PLL_LOCK = radio_bridge_slot_1_controller_dac_PLL_LOCK_radio_controller_0_radio1_TX_DAC_PLL_LOCK
486 PORT controller_dac_RESET = radio_bridge_slot_1_controller_dac_RESET_radio_controller_0_radio1_TX_DAC_RESET
487 PORT user_Tx_gain = radio_bridge_slot_1_user_Tx_gain_radio_controller_0_radio1_TxGain
488 PORT controller_TxStart = radio_bridge_slot_1_controller_TxStart_radio_controller_0_radio1_TxStart
489 PORT controller_SHDN_external = radio_bridge_slot_1_controller_SHDN_external_radio_controller_0_radio1_SHDN_external
490 PORT controller_RxEn_external = radio_bridge_slot_1_controller_RxEn_external_radio_controller_0_radio1_RxEn_external
491 PORT controller_TxEn_external = radio_bridge_slot_1_controller_TxEn_external_radio_controller_0_radio1_TxEn_external
492 PORT controller_RxHP_external = radio_bridge_slot_1_controller_RxHP_external_radio_controller_0_radio1_RxHP_external
493 PORT dac_spi_data = fpga_0_radio_bridge_slot_1_dac_spi_data
494 PORT dac_spi_cs = fpga_0_radio_bridge_slot_1_dac_spi_cs
495 PORT dac_spi_clk = fpga_0_radio_bridge_slot_1_dac_spi_clk
496 PORT radio_spi_clk = fpga_0_radio_bridge_slot_1_radio_spi_clk
497 PORT radio_spi_data = fpga_0_radio_bridge_slot_1_radio_spi_data
498 PORT radio_spi_cs = fpga_0_radio_bridge_slot_1_radio_spi_cs
499 PORT radio_SHDN = fpga_0_radio_bridge_slot_1_radio_SHDN
500 PORT radio_TxEn = fpga_0_radio_bridge_slot_1_radio_TxEn
501 PORT radio_RxEn = fpga_0_radio_bridge_slot_1_radio_RxEn
502 PORT radio_RxHP = fpga_0_radio_bridge_slot_1_radio_RxHP
503 PORT radio_24PA = fpga_0_radio_bridge_slot_1_radio_24PA
504 PORT radio_5PA = fpga_0_radio_bridge_slot_1_radio_5PA
505 PORT radio_ANTSW = fpga_0_radio_bridge_slot_1_radio_ANTSW
506 PORT radio_LED = fpga_0_radio_bridge_slot_1_radio_LED
507 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS
508 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS
509 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA
510 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB
511 PORT radio_DIPSW = fpga_0_radio_bridge_slot_1_radio_DIPSW
512 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk
513 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP
514 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ
515 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP
516 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D
517 PORT radio_LD = fpga_0_radio_bridge_slot_1_radio_LD
518 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA
519 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB
520 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR
521 PORT radio_dac_PLL_LOCK = fpga_0_radio_bridge_slot_1_radio_dac_PLL_LOCK
522 PORT radio_dac_RESET = fpga_0_radio_bridge_slot_1_radio_dac_RESET
523 PORT user_EEPROM_IO_T = eeprom_controller_DQ1_T_radio_bridge_slot_1_user_EEPROM_IO_T
524 PORT user_EEPROM_IO_O = eeprom_controller_DQ1_O_radio_bridge_slot_1_user_EEPROM_IO_O
525 PORT user_EEPROM_IO_I = eeprom_controller_DQ1_I_radio_bridge_slot_1_user_EEPROM_IO_I
526 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_1_radio_EEPROM_IO
527 PORT user_ADC_I = radio_bridge_slot_1_user_ADC_I
528 PORT user_ADC_Q = radio_bridge_slot_1_user_ADC_Q
529 PORT user_DAC_I = radio_bridge_slot_1_user_DAC_I
530 PORT user_DAC_Q = radio_bridge_slot_1_user_DAC_Q
531 PORT user_TxModelStart = radio1_txStart
532 PORT user_RSSI_ADC_clk = rssi_clk_out
533 PORT user_RSSI_ADC_D = radio_bridge_slot_1_user_RSSI_ADC_D
534 PORT converter_clock_in = clk_40MHz
535 PORT user_RxHP_external = agc_rxhp_a
536 PORT user_RxBB_gain = agc_g_bb_a
537 PORT user_RxRF_gain = agc_g_rf_a
538END
539
540BEGIN radio_bridge
541 PARAMETER INSTANCE = radio_bridge_slot_2
542 PARAMETER HW_VER = 1.22.a
543 PORT converter_clock_out = fpga_0_radio_bridge_slot_2_converter_clock_out
544 PORT radio_B = fpga_0_radio_bridge_slot_2_radio_B
545 PORT radio_ADC_I = fpga_0_radio_bridge_slot_2_radio_ADC_I
546 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_2_radio_ADC_Q
547 PORT radio_DAC_I = fpga_0_radio_bridge_slot_2_radio_DAC_I
548 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_2_radio_DAC_Q
549 PORT controller_logic_clk = radio_bridge_slot_1_controller_logic_clk_radio_bridge_slot_2_controller_logic_clk_radio_bridge_slot_3_controller_logic_clk_radio_bridge_slot_4_controller_logic_clk_radio_controller_0_controller_logic_clk
550 PORT controller_spi_clk = radio_bridge_slot_1_controller_spi_clk_radio_bridge_slot_2_controller_spi_clk_radio_bridge_slot_3_controller_spi_clk_radio_bridge_slot_4_controller_spi_clk_radio_controller_0_spi_clk
551 PORT controller_spi_data = radio_bridge_slot_1_controller_spi_data_radio_bridge_slot_2_controller_spi_data_radio_bridge_slot_3_controller_spi_data_radio_bridge_slot_4_controller_spi_data_radio_controller_0_data_out
552 PORT controller_radio_cs = radio_bridge_slot_2_controller_radio_cs_radio_controller_0_radio2_cs
553 PORT controller_dac_cs = radio_bridge_slot_2_controller_dac_cs_radio_controller_0_dac2_cs
554 PORT controller_SHDN = radio_bridge_slot_2_controller_SHDN_radio_controller_0_radio2_SHDN
555 PORT controller_TxEn = radio_bridge_slot_2_controller_TxEn_radio_controller_0_radio2_TxEn
556 PORT controller_RxEn = radio_bridge_slot_2_controller_RxEn_radio_controller_0_radio2_RxEn
557 PORT controller_RxHP = radio_bridge_slot_2_controller_RxHP_radio_controller_0_radio2_RxHP
558 PORT controller_24PA = radio_bridge_slot_2_controller_24PA_radio_controller_0_radio2_24PA
559 PORT controller_5PA = radio_bridge_slot_2_controller_5PA_radio_controller_0_radio2_5PA
560 PORT controller_ANTSW = radio_bridge_slot_2_controller_ANTSW_radio_controller_0_radio2_ANTSW
561 PORT controller_LED = radio_bridge_slot_2_controller_LED_radio_controller_0_radio2_LED
562 PORT controller_RX_ADC_DCS = radio_bridge_slot_2_controller_RX_ADC_DCS_radio_controller_0_radio2_ADC_RX_DCS
563 PORT controller_RX_ADC_DFS = radio_bridge_slot_2_controller_RX_ADC_DFS_radio_controller_0_radio2_ADC_RX_DFS
564 PORT controller_RX_ADC_PWDNA = radio_bridge_slot_2_controller_RX_ADC_PWDNA_radio_controller_0_radio2_ADC_RX_PWDNA
565 PORT controller_RX_ADC_PWDNB = radio_bridge_slot_2_controller_RX_ADC_PWDNB_radio_controller_0_radio2_ADC_RX_PWDNB
566 PORT controller_DIPSW = radio_bridge_slot_2_controller_DIPSW_radio_controller_0_radio2_DIPSW
567 PORT controller_RSSI_ADC_CLAMP = radio_bridge_slot_2_controller_RSSI_ADC_CLAMP_radio_controller_0_radio2_RSSI_ADC_CLAMP
568 PORT controller_RSSI_ADC_HIZ = radio_bridge_slot_2_controller_RSSI_ADC_HIZ_radio_controller_0_radio2_RSSI_ADC_HIZ
569 PORT controller_RSSI_ADC_SLEEP = radio_bridge_slot_2_controller_RSSI_ADC_SLEEP_radio_controller_0_radio2_RSSI_ADC_SLEEP
570 PORT controller_RSSI_ADC_D = radio_bridge_slot_2_controller_RSSI_ADC_D_radio_controller_0_radio2_RSSI_ADC_D
571 PORT controller_LD = radio_bridge_slot_2_controller_LD_radio_controller_0_radio2_LD
572 PORT controller_RX_ADC_OTRA = radio_bridge_slot_2_controller_RX_ADC_OTRA_radio_controller_0_radio2_ADC_RX_OTRA
573 PORT controller_RX_ADC_OTRB = radio_bridge_slot_2_controller_RX_ADC_OTRB_radio_controller_0_radio2_ADC_RX_OTRB
574 PORT controller_RSSI_ADC_OTR = radio_bridge_slot_2_controller_RSSI_ADC_OTR_radio_controller_0_radio2_RSSI_ADC_OTR
575 PORT controller_dac_PLL_LOCK = radio_bridge_slot_2_controller_dac_PLL_LOCK_radio_controller_0_radio2_TX_DAC_PLL_LOCK
576 PORT controller_dac_RESET = radio_bridge_slot_2_controller_dac_RESET_radio_controller_0_radio2_TX_DAC_RESET
577 PORT user_Tx_gain = radio_bridge_slot_2_user_Tx_gain_radio_controller_0_radio2_TxGain
578 PORT controller_TxStart = radio_bridge_slot_2_controller_TxStart_radio_controller_0_radio2_TxStart
579 PORT controller_SHDN_external = radio_bridge_slot_2_controller_SHDN_external_radio_controller_0_radio2_SHDN_external
580 PORT controller_RxEn_external = radio_bridge_slot_2_controller_RxEn_external_radio_controller_0_radio2_RxEn_external
581 PORT controller_TxEn_external = radio_bridge_slot_2_controller_TxEn_external_radio_controller_0_radio2_TxEn_external
582 PORT controller_RxHP_external = radio_bridge_slot_2_controller_RxHP_external_radio_controller_0_radio2_RxHP_external
583 PORT dac_spi_data = fpga_0_radio_bridge_slot_2_dac_spi_data
584 PORT dac_spi_cs = fpga_0_radio_bridge_slot_2_dac_spi_cs
585 PORT dac_spi_clk = fpga_0_radio_bridge_slot_2_dac_spi_clk
586 PORT radio_spi_clk = fpga_0_radio_bridge_slot_2_radio_spi_clk
587 PORT radio_spi_data = fpga_0_radio_bridge_slot_2_radio_spi_data
588 PORT radio_spi_cs = fpga_0_radio_bridge_slot_2_radio_spi_cs
589 PORT radio_SHDN = fpga_0_radio_bridge_slot_2_radio_SHDN
590 PORT radio_TxEn = fpga_0_radio_bridge_slot_2_radio_TxEn
591 PORT radio_RxEn = fpga_0_radio_bridge_slot_2_radio_RxEn
592 PORT radio_RxHP = fpga_0_radio_bridge_slot_2_radio_RxHP
593 PORT radio_24PA = fpga_0_radio_bridge_slot_2_radio_24PA
594 PORT radio_5PA = fpga_0_radio_bridge_slot_2_radio_5PA
595 PORT radio_ANTSW = fpga_0_radio_bridge_slot_2_radio_ANTSW
596 PORT radio_LED = fpga_0_radio_bridge_slot_2_radio_LED
597 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS
598 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS
599 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA
600 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB
601 PORT radio_DIPSW = fpga_0_radio_bridge_slot_2_radio_DIPSW
602 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk
603 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP
604 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ
605 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP
606 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D
607 PORT radio_LD = fpga_0_radio_bridge_slot_2_radio_LD
608 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA
609 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB
610 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR
611 PORT radio_dac_PLL_LOCK = fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK
612 PORT radio_dac_RESET = fpga_0_radio_bridge_slot_2_radio_dac_RESET
613 PORT user_EEPROM_IO_T = eeprom_controller_DQ2_T_radio_bridge_slot_2_user_EEPROM_IO_T
614 PORT user_EEPROM_IO_O = eeprom_controller_DQ2_O_radio_bridge_slot_2_user_EEPROM_IO_O
615 PORT user_EEPROM_IO_I = eeprom_controller_DQ2_I_radio_bridge_slot_2_user_EEPROM_IO_I
616 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_2_radio_EEPROM_IO
617 PORT user_ADC_I = radio_bridge_slot_2_user_ADC_I
618 PORT user_ADC_Q = radio_bridge_slot_2_user_ADC_Q
619 PORT user_DAC_I = radio_bridge_slot_2_user_DAC_I
620 PORT user_DAC_Q = radio_bridge_slot_2_user_DAC_Q
621 PORT user_TxModelStart = radio2_txStart
622 PORT user_RSSI_ADC_clk = rssi_clk_out
623 PORT user_RSSI_ADC_D = radio_bridge_slot_2_user_RSSI_ADC_D
624 PORT converter_clock_in = clk_40MHz
625 PORT user_RxHP_external = agc_rxhp_b
626 PORT user_RxBB_gain = agc_g_bb_b
627 PORT user_RxRF_gain = agc_g_rf_b
628END
629
630BEGIN radio_bridge
631 PARAMETER INSTANCE = radio_bridge_slot_3
632 PARAMETER HW_VER = 1.22.a
633 PORT converter_clock_out = fpga_0_radio_bridge_slot_3_converter_clock_out
634 PORT radio_B = fpga_0_radio_bridge_slot_3_radio_B
635 PORT radio_ADC_I = fpga_0_radio_bridge_slot_3_radio_ADC_I
636 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_3_radio_ADC_Q
637 PORT radio_DAC_I = fpga_0_radio_bridge_slot_3_radio_DAC_I
638 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_3_radio_DAC_Q
639 PORT controller_logic_clk = radio_bridge_slot_1_controller_logic_clk_radio_bridge_slot_2_controller_logic_clk_radio_bridge_slot_3_controller_logic_clk_radio_bridge_slot_4_controller_logic_clk_radio_controller_0_controller_logic_clk
640 PORT controller_spi_clk = radio_bridge_slot_1_controller_spi_clk_radio_bridge_slot_2_controller_spi_clk_radio_bridge_slot_3_controller_spi_clk_radio_bridge_slot_4_controller_spi_clk_radio_controller_0_spi_clk
641 PORT controller_spi_data = radio_bridge_slot_1_controller_spi_data_radio_bridge_slot_2_controller_spi_data_radio_bridge_slot_3_controller_spi_data_radio_bridge_slot_4_controller_spi_data_radio_controller_0_data_out
642 PORT controller_radio_cs = radio_bridge_slot_3_controller_radio_cs_radio_controller_0_radio3_cs
643 PORT controller_dac_cs = radio_bridge_slot_3_controller_dac_cs_radio_controller_0_dac3_cs
644 PORT controller_SHDN = radio_bridge_slot_3_controller_SHDN_radio_controller_0_radio3_SHDN
645 PORT controller_TxEn = radio_bridge_slot_3_controller_TxEn_radio_controller_0_radio3_TxEn
646 PORT controller_RxEn = radio_bridge_slot_3_controller_RxEn_radio_controller_0_radio3_RxEn
647 PORT controller_RxHP = radio_bridge_slot_3_controller_RxHP_radio_controller_0_radio3_RxHP
648 PORT controller_24PA = radio_bridge_slot_3_controller_24PA_radio_controller_0_radio3_24PA
649 PORT controller_5PA = radio_bridge_slot_3_controller_5PA_radio_controller_0_radio3_5PA
650 PORT controller_ANTSW = radio_bridge_slot_3_controller_ANTSW_radio_controller_0_radio3_ANTSW
651 PORT controller_LED = radio_bridge_slot_3_controller_LED_radio_controller_0_radio3_LED
652 PORT controller_RX_ADC_DCS = radio_bridge_slot_3_controller_RX_ADC_DCS_radio_controller_0_radio3_ADC_RX_DCS
653 PORT controller_RX_ADC_DFS = radio_bridge_slot_3_controller_RX_ADC_DFS_radio_controller_0_radio3_ADC_RX_DFS
654 PORT controller_RX_ADC_PWDNA = radio_bridge_slot_3_controller_RX_ADC_PWDNA_radio_controller_0_radio3_ADC_RX_PWDNA
655 PORT controller_RX_ADC_PWDNB = radio_bridge_slot_3_controller_RX_ADC_PWDNB_radio_controller_0_radio3_ADC_RX_PWDNB
656 PORT controller_DIPSW = radio_bridge_slot_3_controller_DIPSW_radio_controller_0_radio3_DIPSW
657 PORT controller_RSSI_ADC_CLAMP = radio_bridge_slot_3_controller_RSSI_ADC_CLAMP_radio_controller_0_radio3_RSSI_ADC_CLAMP
658 PORT controller_RSSI_ADC_HIZ = radio_bridge_slot_3_controller_RSSI_ADC_HIZ_radio_controller_0_radio3_RSSI_ADC_HIZ
659 PORT controller_RSSI_ADC_SLEEP = radio_bridge_slot_3_controller_RSSI_ADC_SLEEP_radio_controller_0_radio3_RSSI_ADC_SLEEP
660 PORT controller_RSSI_ADC_D = radio_bridge_slot_3_controller_RSSI_ADC_D_radio_controller_0_radio3_RSSI_ADC_D
661 PORT controller_LD = radio_bridge_slot_3_controller_LD_radio_controller_0_radio3_LD
662 PORT controller_RX_ADC_OTRA = radio_bridge_slot_3_controller_RX_ADC_OTRA_radio_controller_0_radio3_ADC_RX_OTRA
663 PORT controller_RX_ADC_OTRB = radio_bridge_slot_3_controller_RX_ADC_OTRB_radio_controller_0_radio3_ADC_RX_OTRB
664 PORT controller_RSSI_ADC_OTR = radio_bridge_slot_3_controller_RSSI_ADC_OTR_radio_controller_0_radio3_RSSI_ADC_OTR
665 PORT controller_dac_PLL_LOCK = radio_bridge_slot_3_controller_dac_PLL_LOCK_radio_controller_0_radio3_TX_DAC_PLL_LOCK
666 PORT controller_dac_RESET = radio_bridge_slot_3_controller_dac_RESET_radio_controller_0_radio3_TX_DAC_RESET
667 PORT user_Tx_gain = radio_bridge_slot_3_user_Tx_gain_radio_controller_0_radio3_TxGain
668 PORT controller_TxStart = radio_bridge_slot_3_controller_TxStart_radio_controller_0_radio3_TxStart
669 PORT controller_SHDN_external = radio_bridge_slot_3_controller_SHDN_external_radio_controller_0_radio3_SHDN_external
670 PORT controller_RxEn_external = radio_bridge_slot_3_controller_RxEn_external_radio_controller_0_radio3_RxEn_external
671 PORT controller_TxEn_external = radio_bridge_slot_3_controller_TxEn_external_radio_controller_0_radio3_TxEn_external
672 PORT controller_RxHP_external = radio_bridge_slot_3_controller_RxHP_external_radio_controller_0_radio3_RxHP_external
673 PORT dac_spi_data = fpga_0_radio_bridge_slot_3_dac_spi_data
674 PORT dac_spi_cs = fpga_0_radio_bridge_slot_3_dac_spi_cs
675 PORT dac_spi_clk = fpga_0_radio_bridge_slot_3_dac_spi_clk
676 PORT radio_spi_clk = fpga_0_radio_bridge_slot_3_radio_spi_clk
677 PORT radio_spi_data = fpga_0_radio_bridge_slot_3_radio_spi_data
678 PORT radio_spi_cs = fpga_0_radio_bridge_slot_3_radio_spi_cs
679 PORT radio_SHDN = fpga_0_radio_bridge_slot_3_radio_SHDN
680 PORT radio_TxEn = fpga_0_radio_bridge_slot_3_radio_TxEn
681 PORT radio_RxEn = fpga_0_radio_bridge_slot_3_radio_RxEn
682 PORT radio_RxHP = fpga_0_radio_bridge_slot_3_radio_RxHP
683 PORT radio_24PA = fpga_0_radio_bridge_slot_3_radio_24PA
684 PORT radio_5PA = fpga_0_radio_bridge_slot_3_radio_5PA
685 PORT radio_ANTSW = fpga_0_radio_bridge_slot_3_radio_ANTSW
686 PORT radio_LED = fpga_0_radio_bridge_slot_3_radio_LED
687 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS
688 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS
689 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA
690 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB
691 PORT radio_DIPSW = fpga_0_radio_bridge_slot_3_radio_DIPSW
692 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk
693 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP
694 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ
695 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP
696 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D
697 PORT radio_LD = fpga_0_radio_bridge_slot_3_radio_LD
698 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA
699 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB
700 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR
701 PORT radio_dac_PLL_LOCK = fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK
702 PORT radio_dac_RESET = fpga_0_radio_bridge_slot_3_radio_dac_RESET
703 PORT user_EEPROM_IO_T = eeprom_controller_DQ3_T_radio_bridge_slot_3_user_EEPROM_IO_T
704 PORT user_EEPROM_IO_O = eeprom_controller_DQ3_O_radio_bridge_slot_3_user_EEPROM_IO_O
705 PORT user_EEPROM_IO_I = eeprom_controller_DQ3_I_radio_bridge_slot_3_user_EEPROM_IO_I
706 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_3_radio_EEPROM_IO
707 PORT user_ADC_I = radio_bridge_slot_3_user_ADC_I
708 PORT user_ADC_Q = radio_bridge_slot_3_user_ADC_Q
709 PORT user_DAC_I = radio_bridge_slot_3_user_DAC_I
710 PORT user_DAC_Q = radio_bridge_slot_3_user_DAC_Q
711 PORT user_TxModelStart = radio3_txStart
712 PORT user_RSSI_ADC_clk = rssi_clk_out
713 PORT user_RSSI_ADC_D = radio_bridge_slot_3_user_RSSI_ADC_D
714 PORT converter_clock_in = clk_40MHz
715 PORT user_RxHP_external = agc_rxhp_c
716 PORT user_RxBB_gain = agc_g_bb_c
717 PORT user_RxRF_gain = agc_g_rf_c
718END
719
720BEGIN radio_bridge
721 PARAMETER INSTANCE = radio_bridge_slot_4
722 PARAMETER HW_VER = 1.22.a
723 PORT converter_clock_out = fpga_0_radio_bridge_slot_4_converter_clock_out
724 PORT radio_B = fpga_0_radio_bridge_slot_4_radio_B
725 PORT radio_ADC_I = fpga_0_radio_bridge_slot_4_radio_ADC_I
726 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_4_radio_ADC_Q
727 PORT radio_DAC_I = fpga_0_radio_bridge_slot_4_radio_DAC_I
728 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_4_radio_DAC_Q
729 PORT controller_logic_clk = radio_bridge_slot_1_controller_logic_clk_radio_bridge_slot_2_controller_logic_clk_radio_bridge_slot_3_controller_logic_clk_radio_bridge_slot_4_controller_logic_clk_radio_controller_0_controller_logic_clk
730 PORT controller_spi_clk = radio_bridge_slot_1_controller_spi_clk_radio_bridge_slot_2_controller_spi_clk_radio_bridge_slot_3_controller_spi_clk_radio_bridge_slot_4_controller_spi_clk_radio_controller_0_spi_clk
731 PORT controller_spi_data = radio_bridge_slot_1_controller_spi_data_radio_bridge_slot_2_controller_spi_data_radio_bridge_slot_3_controller_spi_data_radio_bridge_slot_4_controller_spi_data_radio_controller_0_data_out
732 PORT controller_radio_cs = radio_bridge_slot_4_controller_radio_cs_radio_controller_0_radio4_cs
733 PORT controller_dac_cs = radio_bridge_slot_4_controller_dac_cs_radio_controller_0_dac4_cs
734 PORT controller_SHDN = radio_bridge_slot_4_controller_SHDN_radio_controller_0_radio4_SHDN
735 PORT controller_TxEn = radio_bridge_slot_4_controller_TxEn_radio_controller_0_radio4_TxEn
736 PORT controller_RxEn = radio_bridge_slot_4_controller_RxEn_radio_controller_0_radio4_RxEn
737 PORT controller_RxHP = radio_bridge_slot_4_controller_RxHP_radio_controller_0_radio4_RxHP
738 PORT controller_24PA = radio_bridge_slot_4_controller_24PA_radio_controller_0_radio4_24PA
739 PORT controller_5PA = radio_bridge_slot_4_controller_5PA_radio_controller_0_radio4_5PA
740 PORT controller_ANTSW = radio_bridge_slot_4_controller_ANTSW_radio_controller_0_radio4_ANTSW
741 PORT controller_LED = radio_bridge_slot_4_controller_LED_radio_controller_0_radio4_LED
742 PORT controller_RX_ADC_DCS = radio_bridge_slot_4_controller_RX_ADC_DCS_radio_controller_0_radio4_ADC_RX_DCS
743 PORT controller_RX_ADC_DFS = radio_bridge_slot_4_controller_RX_ADC_DFS_radio_controller_0_radio4_ADC_RX_DFS
744 PORT controller_RX_ADC_PWDNA = radio_bridge_slot_4_controller_RX_ADC_PWDNA_radio_controller_0_radio4_ADC_RX_PWDNA
745 PORT controller_RX_ADC_PWDNB = radio_bridge_slot_4_controller_RX_ADC_PWDNB_radio_controller_0_radio4_ADC_RX_PWDNB
746 PORT controller_DIPSW = radio_bridge_slot_4_controller_DIPSW_radio_controller_0_radio4_DIPSW
747 PORT controller_RSSI_ADC_CLAMP = radio_bridge_slot_4_controller_RSSI_ADC_CLAMP_radio_controller_0_radio4_RSSI_ADC_CLAMP
748 PORT controller_RSSI_ADC_HIZ = radio_bridge_slot_4_controller_RSSI_ADC_HIZ_radio_controller_0_radio4_RSSI_ADC_HIZ
749 PORT controller_RSSI_ADC_SLEEP = radio_bridge_slot_4_controller_RSSI_ADC_SLEEP_radio_controller_0_radio4_RSSI_ADC_SLEEP
750 PORT controller_RSSI_ADC_D = radio_bridge_slot_4_controller_RSSI_ADC_D_radio_controller_0_radio4_RSSI_ADC_D
751 PORT controller_LD = radio_bridge_slot_4_controller_LD_radio_controller_0_radio4_LD
752 PORT controller_RX_ADC_OTRA = radio_bridge_slot_4_controller_RX_ADC_OTRA_radio_controller_0_radio4_ADC_RX_OTRA
753 PORT controller_RX_ADC_OTRB = radio_bridge_slot_4_controller_RX_ADC_OTRB_radio_controller_0_radio4_ADC_RX_OTRB
754 PORT controller_RSSI_ADC_OTR = radio_bridge_slot_4_controller_RSSI_ADC_OTR_radio_controller_0_radio4_RSSI_ADC_OTR
755 PORT controller_dac_PLL_LOCK = radio_bridge_slot_4_controller_dac_PLL_LOCK_radio_controller_0_radio4_TX_DAC_PLL_LOCK
756 PORT controller_dac_RESET = radio_bridge_slot_4_controller_dac_RESET_radio_controller_0_radio4_TX_DAC_RESET
757 PORT user_Tx_gain = radio_bridge_slot_4_user_Tx_gain_radio_controller_0_radio4_TxGain
758 PORT controller_TxStart = radio_bridge_slot_4_controller_TxStart_radio_controller_0_radio4_TxStart
759 PORT controller_SHDN_external = radio_bridge_slot_4_controller_SHDN_external_radio_controller_0_radio4_SHDN_external
760 PORT controller_RxEn_external = radio_bridge_slot_4_controller_RxEn_external_radio_controller_0_radio4_RxEn_external
761 PORT controller_TxEn_external = radio_bridge_slot_4_controller_TxEn_external_radio_controller_0_radio4_TxEn_external
762 PORT controller_RxHP_external = radio_bridge_slot_4_controller_RxHP_external_radio_controller_0_radio4_RxHP_external
763 PORT dac_spi_data = fpga_0_radio_bridge_slot_4_dac_spi_data
764 PORT dac_spi_cs = fpga_0_radio_bridge_slot_4_dac_spi_cs
765 PORT dac_spi_clk = fpga_0_radio_bridge_slot_4_dac_spi_clk
766 PORT radio_spi_clk = fpga_0_radio_bridge_slot_4_radio_spi_clk
767 PORT radio_spi_data = fpga_0_radio_bridge_slot_4_radio_spi_data
768 PORT radio_spi_cs = fpga_0_radio_bridge_slot_4_radio_spi_cs
769 PORT radio_SHDN = fpga_0_radio_bridge_slot_4_radio_SHDN
770 PORT radio_TxEn = fpga_0_radio_bridge_slot_4_radio_TxEn
771 PORT radio_RxEn = fpga_0_radio_bridge_slot_4_radio_RxEn
772 PORT radio_RxHP = fpga_0_radio_bridge_slot_4_radio_RxHP
773 PORT radio_24PA = fpga_0_radio_bridge_slot_4_radio_24PA
774 PORT radio_5PA = fpga_0_radio_bridge_slot_4_radio_5PA
775 PORT radio_ANTSW = fpga_0_radio_bridge_slot_4_radio_ANTSW
776 PORT radio_LED = fpga_0_radio_bridge_slot_4_radio_LED
777 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS
778 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS
779 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA
780 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB
781 PORT radio_DIPSW = fpga_0_radio_bridge_slot_4_radio_DIPSW
782 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk
783 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP
784 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ
785 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP
786 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D
787 PORT radio_LD = fpga_0_radio_bridge_slot_4_radio_LD
788 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA
789 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB
790 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR
791 PORT radio_dac_PLL_LOCK = fpga_0_radio_bridge_slot_4_radio_dac_PLL_LOCK
792 PORT radio_dac_RESET = fpga_0_radio_bridge_slot_4_radio_dac_RESET
793 PORT user_EEPROM_IO_T = eeprom_controller_DQ4_T_radio_bridge_slot_4_user_EEPROM_IO_T
794 PORT user_EEPROM_IO_O = eeprom_controller_DQ4_O_radio_bridge_slot_4_user_EEPROM_IO_O
795 PORT user_EEPROM_IO_I = eeprom_controller_DQ4_I_radio_bridge_slot_4_user_EEPROM_IO_I
796 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_4_radio_EEPROM_IO
797 PORT user_ADC_I = radio_bridge_slot_4_user_ADC_I
798 PORT user_ADC_Q = radio_bridge_slot_4_user_ADC_Q
799 PORT user_DAC_I = radio_bridge_slot_4_user_DAC_I
800 PORT user_DAC_Q = radio_bridge_slot_4_user_DAC_Q
801 PORT user_TxModelStart = radio4_txStart
802 PORT user_RSSI_ADC_clk = rssi_clk_out
803 PORT user_RSSI_ADC_D = radio_bridge_slot_4_user_RSSI_ADC_D
804 PORT converter_clock_in = clk_40MHz
805 PORT user_RxHP_external = agc_rxhp_d
806 PORT user_RxBB_gain = agc_g_bb_d
807 PORT user_RxRF_gain = agc_g_rf_d
808END
809
810BEGIN eeprom
811 PARAMETER INSTANCE = eeprom_controller
812 PARAMETER HW_VER = 1.07.a
813 PARAMETER C_MEM0_BASEADDR = 0xc5400000
814 PARAMETER C_MEM0_HIGHADDR = 0xc540ffff
815 BUS_INTERFACE SPLB = plb
816 PORT DQ0 = fpga_0_eeprom_controller_DQ0
817 PORT DQ1_T = eeprom_controller_DQ1_T_radio_bridge_slot_1_user_EEPROM_IO_T
818 PORT DQ1_O = eeprom_controller_DQ1_O_radio_bridge_slot_1_user_EEPROM_IO_O
819 PORT DQ1_I = eeprom_controller_DQ1_I_radio_bridge_slot_1_user_EEPROM_IO_I
820 PORT DQ2_T = eeprom_controller_DQ2_T_radio_bridge_slot_2_user_EEPROM_IO_T
821 PORT DQ2_O = eeprom_controller_DQ2_O_radio_bridge_slot_2_user_EEPROM_IO_O
822 PORT DQ2_I = eeprom_controller_DQ2_I_radio_bridge_slot_2_user_EEPROM_IO_I
823 PORT DQ3_T = eeprom_controller_DQ3_T_radio_bridge_slot_3_user_EEPROM_IO_T
824 PORT DQ3_O = eeprom_controller_DQ3_O_radio_bridge_slot_3_user_EEPROM_IO_O
825 PORT DQ3_I = eeprom_controller_DQ3_I_radio_bridge_slot_3_user_EEPROM_IO_I
826 PORT DQ4_T = eeprom_controller_DQ4_T_radio_bridge_slot_4_user_EEPROM_IO_T
827 PORT DQ4_O = eeprom_controller_DQ4_O_radio_bridge_slot_4_user_EEPROM_IO_O
828 PORT DQ4_I = eeprom_controller_DQ4_I_radio_bridge_slot_4_user_EEPROM_IO_I
829 PORT DQ5_I = net_vcc
830 PORT DQ6_I = net_vcc
831 PORT DQ7_I = net_vcc
832END
833
834BEGIN isocm_v10
835 PARAMETER INSTANCE = ppc405_0_iocm
836 PARAMETER HW_VER = 2.00.b
837 PARAMETER C_ISCNTLVALUE = 0xa5
838 PORT ISOCM_Clk = sys_clk_s
839 PORT sys_rst = sys_bus_reset
840END
841
842BEGIN isbram_if_cntlr
843 PARAMETER INSTANCE = ppc405_0_iocm_cntlr
844 PARAMETER HW_VER = 3.00.b
845 PARAMETER C_BASEADDR = 0xffff0000
846 PARAMETER C_HIGHADDR = 0xffffffff
847 BUS_INTERFACE ISOCM = ppc405_0_iocm
848 BUS_INTERFACE DCR_WRITE_PORT = isocm_porta
849 BUS_INTERFACE INSTRN_READ_PORT = isocm_portb
850END
851
852BEGIN bram_block
853 PARAMETER INSTANCE = isocm_bram
854 PARAMETER HW_VER = 1.00.a
855 BUS_INTERFACE PORTA = isocm_porta
856 BUS_INTERFACE PORTB = isocm_portb
857END
858
859BEGIN dsocm_v10
860 PARAMETER INSTANCE = ppc405_0_docm
861 PARAMETER HW_VER = 2.00.b
862 PARAMETER C_DSCNTLVALUE = 0xa5
863 PORT DSOCM_Clk = sys_clk_s
864 PORT sys_rst = sys_bus_reset
865END
866
867BEGIN dsbram_if_cntlr
868 PARAMETER INSTANCE = ppc405_0_docm_cntlr
869 PARAMETER HW_VER = 3.00.b
870 PARAMETER C_BASEADDR = 0x40800000
871 PARAMETER C_HIGHADDR = 0x40807fff
872 BUS_INTERFACE DSOCM = ppc405_0_docm
873 BUS_INTERFACE PORTA = dsocm_porta
874END
875
876BEGIN bram_block
877 PARAMETER INSTANCE = dsocm_bram
878 PARAMETER HW_VER = 1.00.a
879 BUS_INTERFACE PORTA = dsocm_porta
880END
881
882BEGIN clock_generator
883 PARAMETER INSTANCE = clock_generator_0
884 PARAMETER HW_VER = 2.01.a
885 PARAMETER C_EXT_RESET_HIGH = 1
886 PARAMETER C_CLKIN_FREQ = 40000000
887 PARAMETER C_CLKOUT0_FREQ = 80000000
888 PARAMETER C_CLKOUT0_BUF = TRUE
889 PARAMETER C_CLKOUT0_PHASE = 0
890 PARAMETER C_CLKOUT0_GROUP = DCM0
891 PARAMETER C_CLKOUT1_FREQ = 240000000
892 PARAMETER C_CLKOUT1_BUF = TRUE
893 PARAMETER C_CLKOUT1_PHASE = 0
894 PARAMETER C_CLKOUT1_GROUP = DCM0
895 PARAMETER C_CLKOUT2_FREQ = 40000000
896 PARAMETER C_CLKOUT2_PHASE = 0
897 PARAMETER C_CLKOUT2_GROUP = NONE
898 PARAMETER C_CLKOUT2_BUF = TRUE
899 PARAMETER C_CLKOUT3_FREQ = 40000000
900 PARAMETER C_CLKOUT3_PHASE = 0
901 PARAMETER C_CLKOUT3_GROUP = DCM0
902 PARAMETER C_CLKOUT3_BUF = TRUE
903 PORT CLKOUT0 = sys_clk_s
904 PORT CLKOUT1 = proc_clk_s
905 PORT CLKOUT2 = clk_40MHz
906 PORT CLKOUT3 = clk_40MHz_90
907 PORT CLKIN = dcm_clk_s
908 PORT LOCKED = Dcm_all_locked
909 PORT RST = clk_board_config_config_invalid
910END
911
912BEGIN jtagppc_cntlr
913 PARAMETER INSTANCE = jtagppc_cntlr_0
914 PARAMETER HW_VER = 2.01.c
915 BUS_INTERFACE JTAGPPC0 = jtagppc_cntlr_0_0
916END
917
918BEGIN proc_sys_reset
919 PARAMETER INSTANCE = proc_sys_reset_0
920 PARAMETER HW_VER = 2.00.a
921 PARAMETER C_EXT_RESET_HIGH = 1
922 BUS_INTERFACE RESETPPC0 = ppc_reset_bus
923 PORT Slowest_sync_clk = clk_40MHz
924 PORT Dcm_locked = Dcm_all_locked
925 PORT Ext_Reset_In = sys_rst_s
926 PORT Bus_Struct_Reset = sys_bus_reset
927END
928
929# PORT Peripheral_Reset = sys_periph_reset
930BEGIN xps_ethernetlite
931 PARAMETER INSTANCE = xps_ethernetlite_0
932 PARAMETER HW_VER = 2.00.b
933 PARAMETER C_BASEADDR = 0x81000000
934 PARAMETER C_HIGHADDR = 0x8100ffff
935 BUS_INTERFACE SPLB = plb
936 PORT PHY_rst_n = fpga_0_Ethernet_MAC_PHY_rst_n
937 PORT PHY_crs = fpga_0_Ethernet_MAC_PHY_crs
938 PORT PHY_col = fpga_0_Ethernet_MAC_PHY_col
939 PORT PHY_tx_data = fpga_0_Ethernet_MAC_PHY_tx_data
940 PORT PHY_tx_en = fpga_0_Ethernet_MAC_PHY_tx_en
941 PORT PHY_tx_clk = fpga_0_Ethernet_MAC_PHY_tx_clk
942 PORT PHY_rx_er = fpga_0_Ethernet_MAC_PHY_rx_er
943 PORT PHY_rx_clk = fpga_0_Ethernet_MAC_PHY_rx_clk
944 PORT PHY_dv = fpga_0_Ethernet_MAC_PHY_dv
945 PORT PHY_rx_data = fpga_0_Ethernet_MAC_PHY_rx_data
946END
947
948BEGIN warplab_mimo_4x4_plbw
949 PARAMETER INSTANCE = warplab_mimo_4x4_plbw_0
950 PARAMETER HW_VER = 1.04.a
951 PARAMETER C_BASEADDR = 0xc4c00000
952 PARAMETER C_HIGHADDR = 0xc4ffffff
953 BUS_INTERFACE SPLB = plb_v46_40MHz
954 PORT sysgen_clk = clk_40MHz
955 PORT radio2_adc_i = radio_bridge_slot_2_user_ADC_I
956 PORT radio2_adc_q = radio_bridge_slot_2_user_ADC_Q
957 PORT radio2_adc_i_otr = radio_bridge_slot_2_controller_RX_ADC_OTRA_radio_controller_0_radio2_ADC_RX_OTRA
958 PORT radio2_adc_q_otr = radio_bridge_slot_2_controller_RX_ADC_OTRB_radio_controller_0_radio2_ADC_RX_OTRB
959 PORT startcapture = net_gnd
960 PORT StartTx = net_gnd
961 PORT StopTx = net_gnd
962 PORT radio2_dac_i = radio_bridge_slot_2_user_DAC_I
963 PORT radio2_dac_q = radio_bridge_slot_2_user_DAC_Q
964 PORT rssi_adc_clk = rssi_clk_out
965 PORT debug_capturing = rxrun
966 PORT debug_transmitting = txrun
967 PORT debug_agc_done = agcsetdone
968 PORT radio3_adc_i = radio_bridge_slot_3_user_ADC_I
969 PORT radio3_adc_i_otr = radio_bridge_slot_3_controller_RX_ADC_OTRA_radio_controller_0_radio3_ADC_RX_OTRA
970 PORT radio3_adc_q = radio_bridge_slot_3_user_ADC_Q
971 PORT radio3_adc_q_otr = radio_bridge_slot_3_controller_RX_ADC_OTRB_radio_controller_0_radio3_ADC_RX_OTRB
972 PORT radio3_dac_i = radio_bridge_slot_3_user_DAC_I
973 PORT radio3_dac_q = radio_bridge_slot_3_user_DAC_Q
974 PORT radio4_dac_q = radio_bridge_slot_4_user_DAC_Q
975 PORT radio4_dac_i = radio_bridge_slot_4_user_DAC_I
976 PORT radio1_dac_q = radio_bridge_slot_1_user_DAC_Q
977 PORT radio1_dac_i = radio_bridge_slot_1_user_DAC_I
978 PORT radio4_adc_q_otr = radio_bridge_slot_4_controller_RX_ADC_OTRB_radio_controller_0_radio4_ADC_RX_OTRB
979 PORT radio4_adc_q = radio_bridge_slot_4_user_ADC_Q
980 PORT radio4_adc_i_otr = radio_bridge_slot_4_controller_RX_ADC_OTRA_radio_controller_0_radio4_ADC_RX_OTRA
981 PORT radio4_adc_i = radio_bridge_slot_4_user_ADC_I
982 PORT radio1_adc_q_otr = radio_bridge_slot_1_controller_RX_ADC_OTRB_radio_controller_0_radio1_ADC_RX_OTRB
983 PORT radio1_adc_q = radio_bridge_slot_1_user_ADC_Q
984 PORT radio1_adc_i_otr = radio_bridge_slot_1_controller_RX_ADC_OTRA_radio_controller_0_radio1_ADC_RX_OTRA
985 PORT radio1_adc_i = radio_bridge_slot_1_user_ADC_I
986 PORT radio1_rssi = radio_bridge_slot_1_user_RSSI_ADC_D
987 PORT radio2_rssi = radio_bridge_slot_2_user_RSSI_ADC_D
988 PORT radio3_rssi = radio_bridge_slot_3_user_RSSI_ADC_D
989 PORT radio4_rssi = radio_bridge_slot_4_user_RSSI_ADC_D
990 PORT agc_done = agc_is_done
991 PORT fromagc_radio1_i = dc_filtered_i_a
992 PORT fromagc_radio1_q = dc_filtered_q_a
993 PORT fromagc_radio2_i = dc_filtered_i_b
994 PORT fromagc_radio2_q = dc_filtered_q_b
995 PORT fromagc_radio3_i = dc_filtered_i_c
996 PORT fromagc_radio3_q = dc_filtered_q_c
997 PORT fromagc_radio4_i = dc_filtered_i_d
998 PORT fromagc_radio4_q = dc_filtered_q_d
999END
1000
1001BEGIN warplab_mimo_4x4_agc_plbw
1002 PARAMETER INSTANCE = warplab_mimo_4x4_agc_plbw_0
1003 PARAMETER HW_VER = 2.00.a
1004 PARAMETER C_BASEADDR = 0xc4a00000
1005 PARAMETER C_HIGHADDR = 0xc4a0ffff
1006 BUS_INTERFACE SPLB = plb_v46_40MHz
1007 PORT sysgen_clk = clk_40MHz
1008 PORT rxhp_d = agc_rxhp_d
1009 PORT rxhp_c = agc_rxhp_c
1010 PORT rxhp_b = agc_rxhp_b
1011 PORT rxhp_a = agc_rxhp_a
1012 PORT g_rf_d = agc_g_rf_d
1013 PORT g_rf_c = agc_g_rf_c
1014 PORT g_rf_b = agc_g_rf_b
1015 PORT g_rf_a = agc_g_rf_a
1016 PORT g_bb_d = agc_g_bb_d
1017 PORT g_bb_c = agc_g_bb_c
1018 PORT g_bb_b = agc_g_bb_b
1019 PORT g_bb_a = agc_g_bb_a
1020 PORT agc_done = agc_is_done
1021 PORT rssi_in_d = radio_bridge_slot_4_user_RSSI_ADC_D
1022 PORT rssi_in_c = radio_bridge_slot_3_user_RSSI_ADC_D
1023 PORT rssi_in_b = radio_bridge_slot_2_user_RSSI_ADC_D
1024 PORT rssi_in_a = radio_bridge_slot_1_user_RSSI_ADC_D
1025 PORT reset_in = net_gnd
1026 PORT q_in_d = radio_bridge_slot_4_user_ADC_Q
1027 PORT q_in_c = radio_bridge_slot_3_user_ADC_Q
1028 PORT q_in_b = radio_bridge_slot_2_user_ADC_Q
1029 PORT q_in_a = radio_bridge_slot_1_user_ADC_Q
1030 PORT packet_in = net_gnd
1031 PORT mreset_in = net_gnd
1032 PORT i_in_d = radio_bridge_slot_4_user_ADC_I
1033 PORT i_in_c = radio_bridge_slot_3_user_ADC_I
1034 PORT i_in_b = radio_bridge_slot_2_user_ADC_I
1035 PORT i_in_a = radio_bridge_slot_1_user_ADC_I
1036 PORT i_out_a = dc_filtered_i_a
1037 PORT i_out_b = dc_filtered_i_b
1038 PORT i_out_c = dc_filtered_i_c
1039 PORT i_out_d = dc_filtered_i_d
1040 PORT q_out_a = dc_filtered_q_a
1041 PORT q_out_b = dc_filtered_q_b
1042 PORT q_out_c = dc_filtered_q_c
1043 PORT q_out_d = dc_filtered_q_d
1044END
1045
1046# PORT q_out_d = dc_filtered_q_d
1047BEGIN plbv46_plbv46_bridge
1048 PARAMETER INSTANCE = plbv46_plbv46_bridge_0
1049 PARAMETER HW_VER = 1.01.a
1050 PARAMETER C_BUS_CLOCK_RATIO = 2
1051 PARAMETER C_NUM_ADDR_RNG = 2
1052 PARAMETER C_BRIDGE_BASEADDR = 0x86200000
1053 PARAMETER C_BRIDGE_HIGHADDR = 0x8620ffff
1054 PARAMETER C_RNG0_BASEADDR = 0xc4800000
1055 PARAMETER C_RNG0_HIGHADDR = 0xc4ffffff
1056 PARAMETER C_RNG1_BASEADDR = 0xcac00000
1057 PARAMETER C_RNG1_HIGHADDR = 0xcac0ffff
1058 BUS_INTERFACE SPLB = plb
1059 BUS_INTERFACE MPLB = plb_v46_40MHz
1060END
1061
1062BEGIN plb_v46
1063 PARAMETER INSTANCE = plb_v46_40MHz
1064 PARAMETER HW_VER = 1.03.a
1065 PORT PLB_Clk = clk_40MHz
1066 PORT SYS_Rst = sys_bus_reset
1067END
1068
1069BEGIN xps_gpio
1070 PARAMETER INSTANCE = debug_sw_gpio
1071 PARAMETER HW_VER = 1.00.a
1072 PARAMETER C_GPIO_WIDTH = 8
1073 PARAMETER C_IS_BIDIR = 0
1074 PARAMETER C_BASEADDR = 0x81400000
1075 PARAMETER C_HIGHADDR = 0x8140ffff
1076 BUS_INTERFACE SPLB = plb
1077 PORT GPIO_d_out = debug_sw_gpio_O
1078END
1079
1080BEGIN util_flipflop
1081 PARAMETER INSTANCE = util_flipflop_0
1082 PARAMETER HW_VER = 1.10.a
1083 PARAMETER C_USE_RST = 0
1084 PARAMETER C_USE_SET = 0
1085 PARAMETER C_SET_RST_HIGH = 0
1086 PARAMETER C_USE_CE = 0
1087 PARAMETER C_USE_ASYNCH = 0
1088 PARAMETER C_SIZE = 2
1089 PORT Clk = sys_clk_s
1090 PORT D = fpga_0_Ethernet_MAC_PHY_dv & fpga_0_Ethernet_MAC_PHY_tx_en
1091 PORT Q = ff_fpga_0_Ethernet_MAC_PHY_ensigs
1092END
1093
1094BEGIN mgt_null_controller
1095 PARAMETER INSTANCE = mgt_null_controller_0
1096 PARAMETER HW_VER = 1.02.a
1097 PORT grefclk = fpga_0_clk_board_config_sys_clk
1098 PORT rxn_mgt01 = mgt_null_controller_0_rxn_mgt01
1099 PORT rxp_mgt01 = mgt_null_controller_0_rxp_mgt01
1100 PORT txn_mgt01 = mgt_null_controller_0_txn_mgt01
1101 PORT txp_mgt01 = mgt_null_controller_0_txp_mgt01
1102 PORT rxn_mgt02 = mgt_null_controller_0_rxn_mgt02
1103 PORT rxp_mgt02 = mgt_null_controller_0_rxp_mgt02
1104 PORT txn_mgt02 = mgt_null_controller_0_txn_mgt02
1105 PORT txp_mgt02 = mgt_null_controller_0_txp_mgt02
1106 PORT rxn_mgt03 = mgt_null_controller_0_rxn_mgt03
1107 PORT rxp_mgt03 = mgt_null_controller_0_rxp_mgt03
1108 PORT txn_mgt03 = mgt_null_controller_0_txn_mgt03
1109 PORT txp_mgt03 = mgt_null_controller_0_txp_mgt03
1110 PORT rxn_mgt05 = mgt_null_controller_0_rxn_mgt05
1111 PORT rxp_mgt05 = mgt_null_controller_0_rxp_mgt05
1112 PORT txn_mgt05 = mgt_null_controller_0_txn_mgt05
1113 PORT txp_mgt05 = mgt_null_controller_0_txp_mgt05
1114 PORT rxn_mgt06 = mgt_null_controller_0_rxn_mgt06
1115 PORT rxp_mgt06 = mgt_null_controller_0_rxp_mgt06
1116 PORT txn_mgt06 = mgt_null_controller_0_txn_mgt06
1117 PORT txp_mgt06 = mgt_null_controller_0_txp_mgt06
1118 PORT rxn_mgt09 = mgt_null_controller_0_rxn_mgt09
1119 PORT rxp_mgt09 = mgt_null_controller_0_rxp_mgt09
1120 PORT txn_mgt09 = mgt_null_controller_0_txn_mgt09
1121 PORT txp_mgt09 = mgt_null_controller_0_txp_mgt09
1122 PORT rxn_mgt10 = mgt_null_controller_0_rxn_mgt10
1123 PORT rxp_mgt10 = mgt_null_controller_0_rxp_mgt10
1124 PORT txn_mgt10 = mgt_null_controller_0_txn_mgt10
1125 PORT txp_mgt10 = mgt_null_controller_0_txp_mgt10
1126 PORT rxn_mgt12 = mgt_null_controller_0_rxn_mgt12
1127 PORT rxp_mgt12 = mgt_null_controller_0_rxp_mgt12
1128 PORT txn_mgt12 = mgt_null_controller_0_txn_mgt12
1129 PORT txp_mgt12 = mgt_null_controller_0_txp_mgt12
1130 PORT rxn_mgt13 = mgt_null_controller_0_rxn_mgt13
1131 PORT rxp_mgt13 = mgt_null_controller_0_rxp_mgt13
1132 PORT txn_mgt13 = mgt_null_controller_0_txn_mgt13
1133 PORT txp_mgt13 = mgt_null_controller_0_txp_mgt13
1134 PORT rxn_mgt14 = mgt_null_controller_0_rxn_mgt14
1135 PORT rxp_mgt14 = mgt_null_controller_0_rxp_mgt14
1136 PORT txn_mgt14 = mgt_null_controller_0_txn_mgt14
1137 PORT txp_mgt14 = mgt_null_controller_0_txp_mgt14
1138END
1139
Note: See TracBrowser for help on using the repository browser.