source: ResearchApps/PHY/WARPLAB/WARPLab_v6p2/EDK_files_w2_4radio/system.mhs

Last change on this file was 1835, checked in by chunter, 12 years ago

juggling files around

File size: 48.2 KB
Line 
1
2# ##############################################################################
3# Created by Base System Builder Wizard for Xilinx EDK 13.4 Build EDK_O.87xd
4# Thu Jun 28 08:17:23 2012
5# Target Board:  Rice University - WARP Project WARP Kits (FPGA/Clock/Radio Boards) Rev FPGA 2.2 / Radio 1.4 / Clock 1.1 (XPS 13 version)
6# Family:    virtex4
7# Device:    XC4VFX100
8# Package:   FF1517
9# Speed Grade:  -11
10# Processor number: 1
11# Processor 1: ppc405_0
12# Processor clock frequency: 160.0
13# Bus clock frequency: 80.0
14# Debug Interface: FPGA JTAG
15# ##############################################################################
16 PARAMETER VERSION = 2.1.0
17
18
19 PORT fpga_0_UserIO_LEDs_out_pin = fpga_0_UserIO_LEDs_out_pin, DIR = O, VEC = [0:7]
20 PORT fpga_0_UserIO_IOEx_SDA_pin = fpga_0_UserIO_IOEx_SDA_pin, DIR = O
21 PORT fpga_0_UserIO_IOEx_SCL_pin = fpga_0_UserIO_IOEx_SCL_pin, DIR = O
22 PORT fpga_0_UserIO_PB_in_pin = fpga_0_UserIO_PB_in_pin, DIR = I, VEC = [0:3]
23 PORT fpga_0_UserIO_DIPSW_in_pin = fpga_0_UserIO_DIPSW_in_pin, DIR = I, VEC = [0:3]
24 PORT fpga_0_rs232_db9_RX_pin = fpga_0_rs232_db9_RX_pin, DIR = I
25 PORT fpga_0_rs232_db9_TX_pin = fpga_0_rs232_db9_TX_pin, DIR = O
26 PORT fpga_0_rs232_usb_RX_pin = fpga_0_rs232_usb_RX_pin, DIR = I
27 PORT fpga_0_rs232_usb_TX_pin = fpga_0_rs232_usb_TX_pin, DIR = O
28 PORT fpga_0_TriMode_MAC_GMII_TemacPhy_RST_n_pin = fpga_0_TriMode_MAC_GMII_TemacPhy_RST_n_pin, DIR = O
29 PORT fpga_0_TriMode_MAC_GMII_MII_TX_CLK_0_pin = fpga_0_TriMode_MAC_GMII_MII_TX_CLK_0_pin, DIR = I
30 PORT fpga_0_TriMode_MAC_GMII_GMII_TXD_0_pin = fpga_0_TriMode_MAC_GMII_GMII_TXD_0_pin, DIR = O, VEC = [7:0]
31 PORT fpga_0_TriMode_MAC_GMII_GMII_TX_EN_0_pin = fpga_0_TriMode_MAC_GMII_GMII_TX_EN_0_pin, DIR = O
32 PORT fpga_0_TriMode_MAC_GMII_GMII_TX_ER_0_pin = fpga_0_TriMode_MAC_GMII_GMII_TX_ER_0_pin, DIR = O
33 PORT fpga_0_TriMode_MAC_GMII_GMII_TX_CLK_0_pin = fpga_0_TriMode_MAC_GMII_GMII_TX_CLK_0_pin, DIR = O
34 PORT fpga_0_TriMode_MAC_GMII_GMII_RXD_0_pin = fpga_0_TriMode_MAC_GMII_GMII_RXD_0_pin, DIR = I, VEC = [7:0]
35 PORT fpga_0_TriMode_MAC_GMII_GMII_RX_DV_0_pin = fpga_0_TriMode_MAC_GMII_GMII_RX_DV_0_pin, DIR = I
36 PORT fpga_0_TriMode_MAC_GMII_GMII_RX_ER_0_pin = fpga_0_TriMode_MAC_GMII_GMII_RX_ER_0_pin, DIR = I
37 PORT fpga_0_TriMode_MAC_GMII_GMII_RX_CLK_0_pin = fpga_0_TriMode_MAC_GMII_GMII_RX_CLK_0_pin, DIR = I
38 PORT fpga_0_TriMode_MAC_GMII_MDC_0_pin = fpga_0_TriMode_MAC_GMII_MDC_0_pin, DIR = O
39 PORT fpga_0_TriMode_MAC_GMII_MDIO_0_pin = fpga_0_TriMode_MAC_GMII_MDIO_0_pin, DIR = IO
40 PORT fpga_0_clk_board_config_sys_clk_pin = fpga_0_clk_board_config_sys_clk_pin, DIR = I
41 PORT fpga_0_clk_board_config_cfg_radio_dat_out_pin = fpga_0_clk_board_config_cfg_radio_dat_out_pin, DIR = O
42 PORT fpga_0_clk_board_config_cfg_radio_csb_out_pin = fpga_0_clk_board_config_cfg_radio_csb_out_pin, DIR = O
43 PORT fpga_0_clk_board_config_cfg_radio_en_out_pin = fpga_0_clk_board_config_cfg_radio_en_out_pin, DIR = O
44 PORT fpga_0_clk_board_config_cfg_radio_clk_out_pin = fpga_0_clk_board_config_cfg_radio_clk_out_pin, DIR = O
45 PORT fpga_0_clk_board_config_cfg_logic_dat_out_pin = fpga_0_clk_board_config_cfg_logic_dat_out_pin, DIR = O
46 PORT fpga_0_clk_board_config_cfg_logic_csb_out_pin = fpga_0_clk_board_config_cfg_logic_csb_out_pin, DIR = O
47 PORT fpga_0_clk_board_config_cfg_logic_en_out_pin = fpga_0_clk_board_config_cfg_logic_en_out_pin, DIR = O
48 PORT fpga_0_clk_board_config_cfg_logic_clk_out_pin = fpga_0_clk_board_config_cfg_logic_clk_out_pin, DIR = O
49 PORT fpga_0_radio_bridge_slot_1_converter_clock_out_pin = fpga_0_radio_bridge_slot_1_converter_clock_out_pin, DIR = O
50 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk_pin, DIR = O
51 PORT fpga_0_radio_bridge_slot_1_radio_DAC_I_pin = fpga_0_radio_bridge_slot_1_radio_DAC_I_pin, DIR = O, VEC = [15:0]
52 PORT fpga_0_radio_bridge_slot_1_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_1_radio_DAC_Q_pin, DIR = O, VEC = [15:0]
53 PORT fpga_0_radio_bridge_slot_1_radio_ADC_I_pin = fpga_0_radio_bridge_slot_1_radio_ADC_I_pin, DIR = I, VEC = [13:0]
54 PORT fpga_0_radio_bridge_slot_1_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_1_radio_ADC_Q_pin, DIR = I, VEC = [13:0]
55 PORT fpga_0_radio_bridge_slot_1_radio_B_pin = fpga_0_radio_bridge_slot_1_radio_B_pin, DIR = O, VEC = [6:0]
56 PORT fpga_0_radio_bridge_slot_1_radio_ANTSW_pin = fpga_0_radio_bridge_slot_1_radio_ANTSW_pin, DIR = O, VEC = [1:0]
57 PORT fpga_0_radio_bridge_slot_1_radio_LED_pin = fpga_0_radio_bridge_slot_1_radio_LED_pin, DIR = O, VEC = [2:0]
58 PORT fpga_0_radio_bridge_slot_1_radio_DIPSW_pin = fpga_0_radio_bridge_slot_1_radio_DIPSW_pin, DIR = I, VEC = [3:0]
59 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D_pin, DIR = I, VEC = [9:0]
60 PORT fpga_0_radio_bridge_slot_1_radio_EEPROM_IO_pin = fpga_0_radio_bridge_slot_1_radio_EEPROM_IO_pin, DIR = IO
61 PORT fpga_0_radio_bridge_slot_1_radio_spi_clk_pin = fpga_0_radio_bridge_slot_1_radio_spi_clk_pin, DIR = O
62 PORT fpga_0_radio_bridge_slot_1_radio_spi_data_pin = fpga_0_radio_bridge_slot_1_radio_spi_data_pin, DIR = O
63 PORT fpga_0_radio_bridge_slot_1_radio_spi_cs_pin = fpga_0_radio_bridge_slot_1_radio_spi_cs_pin, DIR = O
64 PORT fpga_0_radio_bridge_slot_1_radio_SHDN_pin = fpga_0_radio_bridge_slot_1_radio_SHDN_pin, DIR = O
65 PORT fpga_0_radio_bridge_slot_1_radio_TxEn_pin = fpga_0_radio_bridge_slot_1_radio_TxEn_pin, DIR = O
66 PORT fpga_0_radio_bridge_slot_1_radio_RxEn_pin = fpga_0_radio_bridge_slot_1_radio_RxEn_pin, DIR = O
67 PORT fpga_0_radio_bridge_slot_1_radio_RxHP_pin = fpga_0_radio_bridge_slot_1_radio_RxHP_pin, DIR = O
68 PORT fpga_0_radio_bridge_slot_1_radio_24PA_pin = fpga_0_radio_bridge_slot_1_radio_24PA_pin, DIR = O
69 PORT fpga_0_radio_bridge_slot_1_radio_5PA_pin = fpga_0_radio_bridge_slot_1_radio_5PA_pin, DIR = O
70 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS_pin, DIR = O
71 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS_pin, DIR = O
72 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA_pin, DIR = O
73 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB_pin, DIR = O
74 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP_pin, DIR = O
75 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ_pin, DIR = O
76 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP_pin, DIR = O
77 PORT fpga_0_radio_bridge_slot_1_radio_LD_pin = fpga_0_radio_bridge_slot_1_radio_LD_pin, DIR = I
78 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA_pin, DIR = I
79 PORT fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB_pin, DIR = I
80 PORT fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR_pin, DIR = I
81 PORT fpga_0_radio_bridge_slot_1_radio_DAC_PLL_LOCK_pin = fpga_0_radio_bridge_slot_1_radio_DAC_PLL_LOCK_pin, DIR = I
82 PORT fpga_0_radio_bridge_slot_1_radio_DAC_RESET_pin = fpga_0_radio_bridge_slot_1_radio_DAC_RESET_pin, DIR = O
83 PORT fpga_0_radio_bridge_slot_1_dac_spi_data_pin = fpga_0_radio_bridge_slot_1_dac_spi_data_pin, DIR = O
84 PORT fpga_0_radio_bridge_slot_1_dac_spi_cs_pin = fpga_0_radio_bridge_slot_1_dac_spi_cs_pin, DIR = O
85 PORT fpga_0_radio_bridge_slot_1_dac_spi_clk_pin = fpga_0_radio_bridge_slot_1_dac_spi_clk_pin, DIR = O
86 PORT fpga_0_radio_bridge_slot_2_converter_clock_out_pin = fpga_0_radio_bridge_slot_2_converter_clock_out_pin, DIR = O
87 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin, DIR = O
88 PORT fpga_0_radio_bridge_slot_2_radio_DAC_I_pin = fpga_0_radio_bridge_slot_2_radio_DAC_I_pin, DIR = O, VEC = [15:0]
89 PORT fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin, DIR = O, VEC = [15:0]
90 PORT fpga_0_radio_bridge_slot_2_radio_ADC_I_pin = fpga_0_radio_bridge_slot_2_radio_ADC_I_pin, DIR = I, VEC = [13:0]
91 PORT fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin, DIR = I, VEC = [13:0]
92 PORT fpga_0_radio_bridge_slot_2_radio_B_pin = fpga_0_radio_bridge_slot_2_radio_B_pin, DIR = O, VEC = [6:0]
93 PORT fpga_0_radio_bridge_slot_2_radio_ANTSW_pin = fpga_0_radio_bridge_slot_2_radio_ANTSW_pin, DIR = O, VEC = [1:0]
94 PORT fpga_0_radio_bridge_slot_2_radio_LED_pin = fpga_0_radio_bridge_slot_2_radio_LED_pin, DIR = O, VEC = [2:0]
95 PORT fpga_0_radio_bridge_slot_2_radio_DIPSW_pin = fpga_0_radio_bridge_slot_2_radio_DIPSW_pin, DIR = I, VEC = [3:0]
96 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin, DIR = I, VEC = [9:0]
97 PORT fpga_0_radio_bridge_slot_2_radio_EEPROM_IO_pin = fpga_0_radio_bridge_slot_2_radio_EEPROM_IO_pin, DIR = IO
98 PORT fpga_0_radio_bridge_slot_2_radio_spi_clk_pin = fpga_0_radio_bridge_slot_2_radio_spi_clk_pin, DIR = O
99 PORT fpga_0_radio_bridge_slot_2_radio_spi_data_pin = fpga_0_radio_bridge_slot_2_radio_spi_data_pin, DIR = O
100 PORT fpga_0_radio_bridge_slot_2_radio_spi_cs_pin = fpga_0_radio_bridge_slot_2_radio_spi_cs_pin, DIR = O
101 PORT fpga_0_radio_bridge_slot_2_radio_SHDN_pin = fpga_0_radio_bridge_slot_2_radio_SHDN_pin, DIR = O
102 PORT fpga_0_radio_bridge_slot_2_radio_TxEn_pin = fpga_0_radio_bridge_slot_2_radio_TxEn_pin, DIR = O
103 PORT fpga_0_radio_bridge_slot_2_radio_RxEn_pin = fpga_0_radio_bridge_slot_2_radio_RxEn_pin, DIR = O
104 PORT fpga_0_radio_bridge_slot_2_radio_RxHP_pin = fpga_0_radio_bridge_slot_2_radio_RxHP_pin, DIR = O
105 PORT fpga_0_radio_bridge_slot_2_radio_24PA_pin = fpga_0_radio_bridge_slot_2_radio_24PA_pin, DIR = O
106 PORT fpga_0_radio_bridge_slot_2_radio_5PA_pin = fpga_0_radio_bridge_slot_2_radio_5PA_pin, DIR = O
107 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin, DIR = O
108 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin, DIR = O
109 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin, DIR = O
110 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin, DIR = O
111 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin, DIR = O
112 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin, DIR = O
113 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin, DIR = O
114 PORT fpga_0_radio_bridge_slot_2_radio_LD_pin = fpga_0_radio_bridge_slot_2_radio_LD_pin, DIR = I
115 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin, DIR = I
116 PORT fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin, DIR = I
117 PORT fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin, DIR = I
118 PORT fpga_0_radio_bridge_slot_2_radio_DAC_PLL_LOCK_pin = fpga_0_radio_bridge_slot_2_radio_DAC_PLL_LOCK_pin, DIR = I
119 PORT fpga_0_radio_bridge_slot_2_radio_DAC_RESET_pin = fpga_0_radio_bridge_slot_2_radio_DAC_RESET_pin, DIR = O
120 PORT fpga_0_radio_bridge_slot_2_dac_spi_data_pin = fpga_0_radio_bridge_slot_2_dac_spi_data_pin, DIR = O
121 PORT fpga_0_radio_bridge_slot_2_dac_spi_cs_pin = fpga_0_radio_bridge_slot_2_dac_spi_cs_pin, DIR = O
122 PORT fpga_0_radio_bridge_slot_2_dac_spi_clk_pin = fpga_0_radio_bridge_slot_2_dac_spi_clk_pin, DIR = O
123 PORT fpga_0_radio_bridge_slot_3_converter_clock_out_pin = fpga_0_radio_bridge_slot_3_converter_clock_out_pin, DIR = O
124 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin, DIR = O
125 PORT fpga_0_radio_bridge_slot_3_radio_DAC_I_pin = fpga_0_radio_bridge_slot_3_radio_DAC_I_pin, DIR = O, VEC = [15:0]
126 PORT fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin, DIR = O, VEC = [15:0]
127 PORT fpga_0_radio_bridge_slot_3_radio_ADC_I_pin = fpga_0_radio_bridge_slot_3_radio_ADC_I_pin, DIR = I, VEC = [13:0]
128 PORT fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin, DIR = I, VEC = [13:0]
129 PORT fpga_0_radio_bridge_slot_3_radio_B_pin = fpga_0_radio_bridge_slot_3_radio_B_pin, DIR = O, VEC = [6:0]
130 PORT fpga_0_radio_bridge_slot_3_radio_ANTSW_pin = fpga_0_radio_bridge_slot_3_radio_ANTSW_pin, DIR = O, VEC = [1:0]
131 PORT fpga_0_radio_bridge_slot_3_radio_LED_pin = fpga_0_radio_bridge_slot_3_radio_LED_pin, DIR = O, VEC = [2:0]
132 PORT fpga_0_radio_bridge_slot_3_radio_DIPSW_pin = fpga_0_radio_bridge_slot_3_radio_DIPSW_pin, DIR = I, VEC = [3:0]
133 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin, DIR = I, VEC = [9:0]
134 PORT fpga_0_radio_bridge_slot_3_radio_EEPROM_IO_pin = fpga_0_radio_bridge_slot_3_radio_EEPROM_IO_pin, DIR = IO
135 PORT fpga_0_radio_bridge_slot_3_radio_spi_clk_pin = fpga_0_radio_bridge_slot_3_radio_spi_clk_pin, DIR = O
136 PORT fpga_0_radio_bridge_slot_3_radio_spi_data_pin = fpga_0_radio_bridge_slot_3_radio_spi_data_pin, DIR = O
137 PORT fpga_0_radio_bridge_slot_3_radio_spi_cs_pin = fpga_0_radio_bridge_slot_3_radio_spi_cs_pin, DIR = O
138 PORT fpga_0_radio_bridge_slot_3_radio_SHDN_pin = fpga_0_radio_bridge_slot_3_radio_SHDN_pin, DIR = O
139 PORT fpga_0_radio_bridge_slot_3_radio_TxEn_pin = fpga_0_radio_bridge_slot_3_radio_TxEn_pin, DIR = O
140 PORT fpga_0_radio_bridge_slot_3_radio_RxEn_pin = fpga_0_radio_bridge_slot_3_radio_RxEn_pin, DIR = O
141 PORT fpga_0_radio_bridge_slot_3_radio_RxHP_pin = fpga_0_radio_bridge_slot_3_radio_RxHP_pin, DIR = O
142 PORT fpga_0_radio_bridge_slot_3_radio_24PA_pin = fpga_0_radio_bridge_slot_3_radio_24PA_pin, DIR = O
143 PORT fpga_0_radio_bridge_slot_3_radio_5PA_pin = fpga_0_radio_bridge_slot_3_radio_5PA_pin, DIR = O
144 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin, DIR = O
145 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin, DIR = O
146 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin, DIR = O
147 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin, DIR = O
148 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin, DIR = O
149 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin, DIR = O
150 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin, DIR = O
151 PORT fpga_0_radio_bridge_slot_3_radio_LD_pin = fpga_0_radio_bridge_slot_3_radio_LD_pin, DIR = I
152 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin, DIR = I
153 PORT fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin, DIR = I
154 PORT fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin, DIR = I
155 PORT fpga_0_radio_bridge_slot_3_radio_DAC_PLL_LOCK_pin = fpga_0_radio_bridge_slot_3_radio_DAC_PLL_LOCK_pin, DIR = I
156 PORT fpga_0_radio_bridge_slot_3_radio_DAC_RESET_pin = fpga_0_radio_bridge_slot_3_radio_DAC_RESET_pin, DIR = O
157 PORT fpga_0_radio_bridge_slot_3_dac_spi_data_pin = fpga_0_radio_bridge_slot_3_dac_spi_data_pin, DIR = O
158 PORT fpga_0_radio_bridge_slot_3_dac_spi_cs_pin = fpga_0_radio_bridge_slot_3_dac_spi_cs_pin, DIR = O
159 PORT fpga_0_radio_bridge_slot_3_dac_spi_clk_pin = fpga_0_radio_bridge_slot_3_dac_spi_clk_pin, DIR = O
160 PORT fpga_0_radio_bridge_slot_4_converter_clock_out_pin = fpga_0_radio_bridge_slot_4_converter_clock_out_pin, DIR = O
161 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk_pin, DIR = O
162 PORT fpga_0_radio_bridge_slot_4_radio_DAC_I_pin = fpga_0_radio_bridge_slot_4_radio_DAC_I_pin, DIR = O, VEC = [15:0]
163 PORT fpga_0_radio_bridge_slot_4_radio_DAC_Q_pin = fpga_0_radio_bridge_slot_4_radio_DAC_Q_pin, DIR = O, VEC = [15:0]
164 PORT fpga_0_radio_bridge_slot_4_radio_ADC_I_pin = fpga_0_radio_bridge_slot_4_radio_ADC_I_pin, DIR = I, VEC = [13:0]
165 PORT fpga_0_radio_bridge_slot_4_radio_ADC_Q_pin = fpga_0_radio_bridge_slot_4_radio_ADC_Q_pin, DIR = I, VEC = [13:0]
166 PORT fpga_0_radio_bridge_slot_4_radio_B_pin = fpga_0_radio_bridge_slot_4_radio_B_pin, DIR = O, VEC = [6:0]
167 PORT fpga_0_radio_bridge_slot_4_radio_ANTSW_pin = fpga_0_radio_bridge_slot_4_radio_ANTSW_pin, DIR = O, VEC = [1:0]
168 PORT fpga_0_radio_bridge_slot_4_radio_LED_pin = fpga_0_radio_bridge_slot_4_radio_LED_pin, DIR = O, VEC = [2:0]
169 PORT fpga_0_radio_bridge_slot_4_radio_DIPSW_pin = fpga_0_radio_bridge_slot_4_radio_DIPSW_pin, DIR = I, VEC = [3:0]
170 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D_pin, DIR = I, VEC = [9:0]
171 PORT fpga_0_radio_bridge_slot_4_radio_EEPROM_IO_pin = fpga_0_radio_bridge_slot_4_radio_EEPROM_IO_pin, DIR = IO
172 PORT fpga_0_radio_bridge_slot_4_radio_spi_clk_pin = fpga_0_radio_bridge_slot_4_radio_spi_clk_pin, DIR = O
173 PORT fpga_0_radio_bridge_slot_4_radio_spi_data_pin = fpga_0_radio_bridge_slot_4_radio_spi_data_pin, DIR = O
174 PORT fpga_0_radio_bridge_slot_4_radio_spi_cs_pin = fpga_0_radio_bridge_slot_4_radio_spi_cs_pin, DIR = O
175 PORT fpga_0_radio_bridge_slot_4_radio_SHDN_pin = fpga_0_radio_bridge_slot_4_radio_SHDN_pin, DIR = O
176 PORT fpga_0_radio_bridge_slot_4_radio_TxEn_pin = fpga_0_radio_bridge_slot_4_radio_TxEn_pin, DIR = O
177 PORT fpga_0_radio_bridge_slot_4_radio_RxEn_pin = fpga_0_radio_bridge_slot_4_radio_RxEn_pin, DIR = O
178 PORT fpga_0_radio_bridge_slot_4_radio_RxHP_pin = fpga_0_radio_bridge_slot_4_radio_RxHP_pin, DIR = O
179 PORT fpga_0_radio_bridge_slot_4_radio_24PA_pin = fpga_0_radio_bridge_slot_4_radio_24PA_pin, DIR = O
180 PORT fpga_0_radio_bridge_slot_4_radio_5PA_pin = fpga_0_radio_bridge_slot_4_radio_5PA_pin, DIR = O
181 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS_pin, DIR = O
182 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS_pin, DIR = O
183 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA_pin, DIR = O
184 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB_pin, DIR = O
185 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP_pin, DIR = O
186 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ_pin, DIR = O
187 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP_pin, DIR = O
188 PORT fpga_0_radio_bridge_slot_4_radio_LD_pin = fpga_0_radio_bridge_slot_4_radio_LD_pin, DIR = I
189 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA_pin, DIR = I
190 PORT fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB_pin = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB_pin, DIR = I
191 PORT fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR_pin = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR_pin, DIR = I
192 PORT fpga_0_radio_bridge_slot_4_radio_DAC_PLL_LOCK_pin = fpga_0_radio_bridge_slot_4_radio_DAC_PLL_LOCK_pin, DIR = I
193 PORT fpga_0_radio_bridge_slot_4_radio_DAC_RESET_pin = fpga_0_radio_bridge_slot_4_radio_DAC_RESET_pin, DIR = O
194 PORT fpga_0_radio_bridge_slot_4_dac_spi_data_pin = fpga_0_radio_bridge_slot_4_dac_spi_data_pin, DIR = O
195 PORT fpga_0_radio_bridge_slot_4_dac_spi_cs_pin = fpga_0_radio_bridge_slot_4_dac_spi_cs_pin, DIR = O
196 PORT fpga_0_radio_bridge_slot_4_dac_spi_clk_pin = fpga_0_radio_bridge_slot_4_dac_spi_clk_pin, DIR = O
197 PORT fpga_0_eeprom_controller_DQ0_pin = fpga_0_eeprom_controller_DQ0_pin, DIR = IO
198 PORT fpga_0_clk_1_sys_clk_pin = CLK_S, DIR = I, SIGIS = CLK, CLK_FREQ = 40000000
199 PORT fpga_0_rst_1_sys_rst_pin = sys_rst_s, DIR = I, SIGIS = RST, RST_POLARITY = 1
200 PORT debug_status = rxrun & txrun, DIR = O, VEC = [1:0]
201 PORT debug_sw_gpio = debug_sw_gpio, DIR = O, VEC = [5:0]
202
203
204BEGIN ppc405_virtex4
205 PARAMETER INSTANCE = ppc405_0
206 PARAMETER C_FASTEST_PLB_CLOCK = DPLB0
207 PARAMETER C_IDCR_BASEADDR = 0b0100000000
208 PARAMETER C_IDCR_HIGHADDR = 0b0111111111
209 PARAMETER HW_VER = 2.01.b
210 BUS_INTERFACE DPLB0 = plb
211 BUS_INTERFACE IPLB0 = plb
212 BUS_INTERFACE DSOCM = ppc405_0_docm
213 BUS_INTERFACE ISOCM = ppc405_0_iocm
214 BUS_INTERFACE JTAGPPC = ppc405_0_jtagppc_bus
215 BUS_INTERFACE RESETPPC = ppc_reset_bus
216 PORT CPMC405CLOCK = clk_160_0000MHzDCM0
217END
218
219BEGIN isocm_v10
220 PARAMETER INSTANCE = ppc405_0_iocm
221 PARAMETER C_ISCNTLVALUE = 0xa3
222 PARAMETER HW_VER = 2.00.b
223 PORT ISOCM_Clk = clk_80_0000MHzDCM0
224 PORT SYS_Rst = sys_bus_reset
225END
226
227BEGIN isbram_if_cntlr
228 PARAMETER INSTANCE = ppc405_0_iocm_cntlr
229 PARAMETER HW_VER = 3.00.c
230 PARAMETER C_BASEADDR = 0xffff0000
231 PARAMETER C_HIGHADDR = 0xffffffff
232 BUS_INTERFACE ISOCM = ppc405_0_iocm
233 BUS_INTERFACE DCR_WRITE_PORT = ppc405_0_iocm_cntlr_porta
234 BUS_INTERFACE INSTRN_READ_PORT = ppc405_0_iocm_cntlr_portb
235END
236
237BEGIN bram_block
238 PARAMETER INSTANCE = ppc405_0_iocm_cntlr_bram
239 PARAMETER HW_VER = 1.00.a
240 BUS_INTERFACE PORTA = ppc405_0_iocm_cntlr_porta
241 BUS_INTERFACE PORTB = ppc405_0_iocm_cntlr_portb
242END
243
244BEGIN dsocm_v10
245 PARAMETER INSTANCE = ppc405_0_docm
246 PARAMETER C_DSCNTLVALUE = 0xa3
247 PARAMETER HW_VER = 2.00.b
248 PORT DSOCM_Clk = clk_80_0000MHzDCM0
249 PORT SYS_Rst = sys_bus_reset
250END
251
252BEGIN dsbram_if_cntlr
253 PARAMETER INSTANCE = ppc405_0_docm_cntlr
254 PARAMETER HW_VER = 3.00.c
255 PARAMETER C_BASEADDR = 0x40110000
256 PARAMETER C_HIGHADDR = 0x4011ffff
257 BUS_INTERFACE DSOCM = ppc405_0_docm
258 BUS_INTERFACE PORTA = ppc405_0_docm_cntlr_porta
259END
260
261BEGIN bram_block
262 PARAMETER INSTANCE = ppc405_0_docm_cntlr_bram
263 PARAMETER HW_VER = 1.00.a
264 BUS_INTERFACE PORTA = ppc405_0_docm_cntlr_porta
265END
266
267BEGIN plb_v46
268 PARAMETER INSTANCE = plb
269 PARAMETER C_DCR_INTFCE = 0
270 PARAMETER C_NUM_CLK_PLB2OPB_REARB = 100
271 PARAMETER HW_VER = 1.05.a
272 PORT PLB_Clk = clk_80_0000MHzDCM0
273 PORT SYS_Rst = sys_bus_reset
274END
275
276BEGIN xps_bram_if_cntlr
277 PARAMETER INSTANCE = xps_bram_if_cntlr_1
278 PARAMETER C_SPLB_NATIVE_DWIDTH = 64
279 PARAMETER HW_VER = 1.00.b
280 PARAMETER C_BASEADDR = 0x00000000
281 PARAMETER C_HIGHADDR = 0x0000ffff
282 BUS_INTERFACE SPLB = plb
283 BUS_INTERFACE PORTA = xps_bram_if_cntlr_1_port
284END
285
286BEGIN bram_block
287 PARAMETER INSTANCE = plb_bram_if_cntlr_1_bram
288 PARAMETER HW_VER = 1.00.a
289 BUS_INTERFACE PORTA = xps_bram_if_cntlr_1_port
290END
291
292BEGIN warp_v4_userio
293 PARAMETER INSTANCE = UserIO
294 PARAMETER C_ADDRESS_0 = 0x40
295 PARAMETER C_ADDRESS_1 = 0x42
296 PARAMETER C_I2C_DIVIDER = 0x40
297 PARAMETER HW_VER = 1.00.a
298 PARAMETER C_BASEADDR = 0xc9600000
299 PARAMETER C_HIGHADDR = 0xc960ffff
300 BUS_INTERFACE SPLB = plb
301 PORT LEDs_out = fpga_0_UserIO_LEDs_out_pin
302 PORT IOEx_SDA = fpga_0_UserIO_IOEx_SDA_pin
303 PORT IOEx_SCL = fpga_0_UserIO_IOEx_SCL_pin
304 PORT PB_in = fpga_0_UserIO_PB_in_pin
305 PORT DIPSW_in = fpga_0_UserIO_DIPSW_in_pin
306END
307
308BEGIN xps_uartlite
309 PARAMETER INSTANCE = rs232_db9
310 PARAMETER C_BAUDRATE = 57600
311 PARAMETER C_DATA_BITS = 8
312 PARAMETER C_USE_PARITY = 0
313 PARAMETER C_ODD_PARITY = 0
314 PARAMETER HW_VER = 1.02.a
315 PARAMETER C_BASEADDR = 0x84020000
316 PARAMETER C_HIGHADDR = 0x8402ffff
317 BUS_INTERFACE SPLB = plb
318 PORT RX = fpga_0_rs232_db9_RX_pin
319 PORT TX = fpga_0_rs232_db9_TX_pin
320END
321
322BEGIN xps_uartlite
323 PARAMETER INSTANCE = rs232_usb
324 PARAMETER C_BAUDRATE = 57600
325 PARAMETER C_DATA_BITS = 8
326 PARAMETER C_USE_PARITY = 0
327 PARAMETER C_ODD_PARITY = 0
328 PARAMETER HW_VER = 1.02.a
329 PARAMETER C_BASEADDR = 0x84000000
330 PARAMETER C_HIGHADDR = 0x8400ffff
331 BUS_INTERFACE SPLB = plb
332 PORT RX = fpga_0_rs232_usb_RX_pin
333 PORT TX = fpga_0_rs232_usb_TX_pin
334END
335
336BEGIN xps_ll_temac
337 PARAMETER INSTANCE = TriMode_MAC_GMII
338 PARAMETER C_NUM_IDELAYCTRL = 2
339 PARAMETER C_IDELAYCTRL_LOC = IDELAYCTRL_X1Y5-IDELAYCTRL_X1Y6
340 PARAMETER C_PHY_TYPE = 1
341 PARAMETER C_BUS2CORE_CLK_RATIO = 1
342 PARAMETER C_TEMAC_TYPE = 1
343 PARAMETER HW_VER = 2.03.a
344 PARAMETER C_BASEADDR = 0x87000000
345 PARAMETER C_HIGHADDR = 0x8707ffff
346 BUS_INTERFACE SPLB = plb
347 BUS_INTERFACE LLINK0 = TriMode_MAC_GMII_llink0
348 PORT TemacPhy_RST_n = fpga_0_TriMode_MAC_GMII_TemacPhy_RST_n_pin
349 PORT GTX_CLK_0 = clk_125_0000MHz
350 PORT REFCLK = clk_200_0000MHz
351 PORT LlinkTemac0_CLK = clk_80_0000MHzDCM0
352 PORT MII_TX_CLK_0 = fpga_0_TriMode_MAC_GMII_MII_TX_CLK_0_pin
353 PORT GMII_TXD_0 = fpga_0_TriMode_MAC_GMII_GMII_TXD_0_pin
354 PORT GMII_TX_EN_0 = fpga_0_TriMode_MAC_GMII_GMII_TX_EN_0_pin
355 PORT GMII_TX_ER_0 = fpga_0_TriMode_MAC_GMII_GMII_TX_ER_0_pin
356 PORT GMII_TX_CLK_0 = fpga_0_TriMode_MAC_GMII_GMII_TX_CLK_0_pin
357 PORT GMII_RXD_0 = fpga_0_TriMode_MAC_GMII_GMII_RXD_0_pin
358 PORT GMII_RX_DV_0 = fpga_0_TriMode_MAC_GMII_GMII_RX_DV_0_pin
359 PORT GMII_RX_ER_0 = fpga_0_TriMode_MAC_GMII_GMII_RX_ER_0_pin
360 PORT GMII_RX_CLK_0 = fpga_0_TriMode_MAC_GMII_GMII_RX_CLK_0_pin
361 PORT MDC_0 = fpga_0_TriMode_MAC_GMII_MDC_0_pin
362 PORT MDIO_0 = fpga_0_TriMode_MAC_GMII_MDIO_0_pin
363END
364
365BEGIN clock_board_config
366 PARAMETER INSTANCE = clk_board_config
367 PARAMETER HW_VER = 1.05.a
368 PARAMETER radio_clk_out4_mode = 0x1eff
369 PARAMETER radio_clk_out7_mode = 0x1eff
370 PARAMETER logic_clk_out0_mode = 0x08ff
371 PARAMETER logic_clk_out1_mode = 0x08ff
372 PORT sys_clk = fpga_0_clk_board_config_sys_clk_pin
373 PORT sys_rst = net_gnd
374 PORT cfg_radio_dat_out = fpga_0_clk_board_config_cfg_radio_dat_out_pin
375 PORT cfg_radio_csb_out = fpga_0_clk_board_config_cfg_radio_csb_out_pin
376 PORT cfg_radio_en_out = fpga_0_clk_board_config_cfg_radio_en_out_pin
377 PORT cfg_radio_clk_out = fpga_0_clk_board_config_cfg_radio_clk_out_pin
378 PORT cfg_logic_dat_out = fpga_0_clk_board_config_cfg_logic_dat_out_pin
379 PORT cfg_logic_csb_out = fpga_0_clk_board_config_cfg_logic_csb_out_pin
380 PORT cfg_logic_en_out = fpga_0_clk_board_config_cfg_logic_en_out_pin
381 PORT cfg_logic_clk_out = fpga_0_clk_board_config_cfg_logic_clk_out_pin
382 PORT radio_clk_src_sel = net_gnd
383 PORT logic_clk_src_sel = net_gnd
384 PORT config_invalid = clk_board_config_config_invalid
385END
386
387BEGIN radio_controller
388 PARAMETER INSTANCE = radio_controller_0
389 PARAMETER HW_VER = 1.30.a
390 PARAMETER C_BASEADDR = 0xcac00000
391 PARAMETER C_HIGHADDR = 0xcac0ffff
392 BUS_INTERFACE SPLB = plb_v46_40MHz
393 BUS_INTERFACE RC2RB_RAD1 = radio_controller_0_RC2RB_RAD1
394 BUS_INTERFACE RC2RB_RAD2 = radio_controller_0_RC2RB_RAD2
395 BUS_INTERFACE RC2RB_RAD3 = radio_controller_0_RC2RB_RAD3
396 BUS_INTERFACE RC2RB_RAD4 = radio_controller_0_RC2RB_RAD4
397END
398
399BEGIN radio_bridge
400 PARAMETER INSTANCE = radio_bridge_slot_1
401 PARAMETER HW_VER = 1.30.a
402 BUS_INTERFACE RC2RB_RAD = radio_controller_0_RC2RB_RAD1
403 PORT converter_clock_in = clk_40_0000MHz
404 PORT converter_clock_out = fpga_0_radio_bridge_slot_1_converter_clock_out_pin
405 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_clk_pin
406 PORT radio_DAC_I = fpga_0_radio_bridge_slot_1_radio_DAC_I_pin
407 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_1_radio_DAC_Q_pin
408 PORT radio_ADC_I = fpga_0_radio_bridge_slot_1_radio_ADC_I_pin
409 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_1_radio_ADC_Q_pin
410 PORT radio_B = fpga_0_radio_bridge_slot_1_radio_B_pin
411 PORT radio_ANTSW = fpga_0_radio_bridge_slot_1_radio_ANTSW_pin
412 PORT radio_LED = fpga_0_radio_bridge_slot_1_radio_LED_pin
413 PORT radio_DIPSW = fpga_0_radio_bridge_slot_1_radio_DIPSW_pin
414 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_D_pin
415 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_1_radio_EEPROM_IO_pin
416 PORT radio_spi_clk = fpga_0_radio_bridge_slot_1_radio_spi_clk_pin
417 PORT radio_spi_data = fpga_0_radio_bridge_slot_1_radio_spi_data_pin
418 PORT radio_spi_cs = fpga_0_radio_bridge_slot_1_radio_spi_cs_pin
419 PORT radio_SHDN = fpga_0_radio_bridge_slot_1_radio_SHDN_pin
420 PORT radio_TxEn = fpga_0_radio_bridge_slot_1_radio_TxEn_pin
421 PORT radio_RxEn = fpga_0_radio_bridge_slot_1_radio_RxEn_pin
422 PORT radio_RxHP = fpga_0_radio_bridge_slot_1_radio_RxHP_pin
423 PORT radio_24PA = fpga_0_radio_bridge_slot_1_radio_24PA_pin
424 PORT radio_5PA = fpga_0_radio_bridge_slot_1_radio_5PA_pin
425 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DCS_pin
426 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_1_radio_RX_ADC_DFS_pin
427 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNA_pin
428 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_1_radio_RX_ADC_PWDNB_pin
429 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_CLAMP_pin
430 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_HIZ_pin
431 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_SLEEP_pin
432 PORT radio_LD = fpga_0_radio_bridge_slot_1_radio_LD_pin
433 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA_pin
434 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB_pin
435 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_1_radio_RSSI_ADC_OTR_pin
436 PORT radio_DAC_PLL_LOCK = fpga_0_radio_bridge_slot_1_radio_DAC_PLL_LOCK_pin
437 PORT radio_DAC_RESET = fpga_0_radio_bridge_slot_1_radio_DAC_RESET_pin
438 PORT dac_spi_data = fpga_0_radio_bridge_slot_1_dac_spi_data_pin
439 PORT dac_spi_cs = fpga_0_radio_bridge_slot_1_dac_spi_cs_pin
440 PORT dac_spi_clk = fpga_0_radio_bridge_slot_1_dac_spi_clk_pin
441 PORT user_EEPROM_IO_T = eeprom_controller_DQ1_T_radio_bridge_slot_1_user_EEPROM_IO_T
442 PORT user_EEPROM_IO_O = eeprom_controller_DQ1_O_radio_bridge_slot_1_user_EEPROM_IO_O
443 PORT user_EEPROM_IO_I = eeprom_controller_DQ1_I_radio_bridge_slot_1_user_EEPROM_IO_I
444 PORT user_ADC_I = radio_bridge_slot_1_user_ADC_I
445 PORT user_ADC_Q = radio_bridge_slot_1_user_ADC_Q
446 PORT user_DAC_I = radio_bridge_slot_1_user_DAC_I
447 PORT user_DAC_Q = radio_bridge_slot_1_user_DAC_Q
448 PORT user_TxModelStart = radio1_txStart
449 PORT user_RSSI_ADC_clk = rssi_clk_out
450 PORT user_RSSI_ADC_D = radio_bridge_slot_1_user_RSSI_ADC_D
451 PORT user_RxHP_external = agc_rxhp_a
452 PORT user_RxBB_gain = agc_g_bb_a
453 PORT user_RxRF_gain = agc_g_rf_a
454END
455
456BEGIN radio_bridge
457 PARAMETER INSTANCE = radio_bridge_slot_2
458 PARAMETER HW_VER = 1.30.a
459 BUS_INTERFACE RC2RB_RAD = radio_controller_0_RC2RB_RAD2
460 PORT converter_clock_in = clk_40_0000MHz
461 PORT converter_clock_out = fpga_0_radio_bridge_slot_2_converter_clock_out_pin
462 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin
463 PORT radio_DAC_I = fpga_0_radio_bridge_slot_2_radio_DAC_I_pin
464 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin
465 PORT radio_ADC_I = fpga_0_radio_bridge_slot_2_radio_ADC_I_pin
466 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin
467 PORT radio_B = fpga_0_radio_bridge_slot_2_radio_B_pin
468 PORT radio_ANTSW = fpga_0_radio_bridge_slot_2_radio_ANTSW_pin
469 PORT radio_LED = fpga_0_radio_bridge_slot_2_radio_LED_pin
470 PORT radio_DIPSW = fpga_0_radio_bridge_slot_2_radio_DIPSW_pin
471 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin
472 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_2_radio_EEPROM_IO_pin
473 PORT radio_spi_clk = fpga_0_radio_bridge_slot_2_radio_spi_clk_pin
474 PORT radio_spi_data = fpga_0_radio_bridge_slot_2_radio_spi_data_pin
475 PORT radio_spi_cs = fpga_0_radio_bridge_slot_2_radio_spi_cs_pin
476 PORT radio_SHDN = fpga_0_radio_bridge_slot_2_radio_SHDN_pin
477 PORT radio_TxEn = fpga_0_radio_bridge_slot_2_radio_TxEn_pin
478 PORT radio_RxEn = fpga_0_radio_bridge_slot_2_radio_RxEn_pin
479 PORT radio_RxHP = fpga_0_radio_bridge_slot_2_radio_RxHP_pin
480 PORT radio_24PA = fpga_0_radio_bridge_slot_2_radio_24PA_pin
481 PORT radio_5PA = fpga_0_radio_bridge_slot_2_radio_5PA_pin
482 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin
483 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin
484 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin
485 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin
486 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin
487 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin
488 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin
489 PORT radio_LD = fpga_0_radio_bridge_slot_2_radio_LD_pin
490 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin
491 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin
492 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin
493 PORT radio_DAC_PLL_LOCK = fpga_0_radio_bridge_slot_2_radio_DAC_PLL_LOCK_pin
494 PORT radio_DAC_RESET = fpga_0_radio_bridge_slot_2_radio_DAC_RESET_pin
495 PORT dac_spi_data = fpga_0_radio_bridge_slot_2_dac_spi_data_pin
496 PORT dac_spi_cs = fpga_0_radio_bridge_slot_2_dac_spi_cs_pin
497 PORT dac_spi_clk = fpga_0_radio_bridge_slot_2_dac_spi_clk_pin
498 PORT user_EEPROM_IO_T = eeprom_controller_DQ2_T_radio_bridge_slot_2_user_EEPROM_IO_T
499 PORT user_EEPROM_IO_O = eeprom_controller_DQ2_O_radio_bridge_slot_2_user_EEPROM_IO_O
500 PORT user_EEPROM_IO_I = eeprom_controller_DQ2_I_radio_bridge_slot_2_user_EEPROM_IO_I
501 PORT user_ADC_I = radio_bridge_slot_2_user_ADC_I
502 PORT user_ADC_Q = radio_bridge_slot_2_user_ADC_Q
503 PORT user_DAC_I = radio_bridge_slot_2_user_DAC_I
504 PORT user_DAC_Q = radio_bridge_slot_2_user_DAC_Q
505 PORT user_TxModelStart = radio2_txStart
506 PORT user_RSSI_ADC_clk = rssi_clk_out
507 PORT user_RSSI_ADC_D = radio_bridge_slot_2_user_RSSI_ADC_D
508 PORT user_RxHP_external = agc_rxhp_b
509 PORT user_RxBB_gain = agc_g_bb_b
510 PORT user_RxRF_gain = agc_g_rf_b
511END
512
513BEGIN radio_bridge
514 PARAMETER INSTANCE = radio_bridge_slot_3
515 PARAMETER HW_VER = 1.30.a
516 BUS_INTERFACE RC2RB_RAD = radio_controller_0_RC2RB_RAD3
517 PORT converter_clock_in = clk_40_0000MHz
518 PORT converter_clock_out = fpga_0_radio_bridge_slot_3_converter_clock_out_pin
519 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin
520 PORT radio_DAC_I = fpga_0_radio_bridge_slot_3_radio_DAC_I_pin
521 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin
522 PORT radio_ADC_I = fpga_0_radio_bridge_slot_3_radio_ADC_I_pin
523 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin
524 PORT radio_B = fpga_0_radio_bridge_slot_3_radio_B_pin
525 PORT radio_ANTSW = fpga_0_radio_bridge_slot_3_radio_ANTSW_pin
526 PORT radio_LED = fpga_0_radio_bridge_slot_3_radio_LED_pin
527 PORT radio_DIPSW = fpga_0_radio_bridge_slot_3_radio_DIPSW_pin
528 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin
529 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_3_radio_EEPROM_IO_pin
530 PORT radio_spi_clk = fpga_0_radio_bridge_slot_3_radio_spi_clk_pin
531 PORT radio_spi_data = fpga_0_radio_bridge_slot_3_radio_spi_data_pin
532 PORT radio_spi_cs = fpga_0_radio_bridge_slot_3_radio_spi_cs_pin
533 PORT radio_SHDN = fpga_0_radio_bridge_slot_3_radio_SHDN_pin
534 PORT radio_TxEn = fpga_0_radio_bridge_slot_3_radio_TxEn_pin
535 PORT radio_RxEn = fpga_0_radio_bridge_slot_3_radio_RxEn_pin
536 PORT radio_RxHP = fpga_0_radio_bridge_slot_3_radio_RxHP_pin
537 PORT radio_24PA = fpga_0_radio_bridge_slot_3_radio_24PA_pin
538 PORT radio_5PA = fpga_0_radio_bridge_slot_3_radio_5PA_pin
539 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin
540 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin
541 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin
542 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin
543 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin
544 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin
545 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin
546 PORT radio_LD = fpga_0_radio_bridge_slot_3_radio_LD_pin
547 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin
548 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin
549 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin
550 PORT radio_DAC_PLL_LOCK = fpga_0_radio_bridge_slot_3_radio_DAC_PLL_LOCK_pin
551 PORT radio_DAC_RESET = fpga_0_radio_bridge_slot_3_radio_DAC_RESET_pin
552 PORT dac_spi_data = fpga_0_radio_bridge_slot_3_dac_spi_data_pin
553 PORT dac_spi_cs = fpga_0_radio_bridge_slot_3_dac_spi_cs_pin
554 PORT dac_spi_clk = fpga_0_radio_bridge_slot_3_dac_spi_clk_pin
555 PORT user_EEPROM_IO_T = eeprom_controller_DQ3_T_radio_bridge_slot_3_user_EEPROM_IO_T
556 PORT user_EEPROM_IO_O = eeprom_controller_DQ3_O_radio_bridge_slot_3_user_EEPROM_IO_O
557 PORT user_EEPROM_IO_I = eeprom_controller_DQ3_I_radio_bridge_slot_3_user_EEPROM_IO_I
558 PORT user_ADC_I = radio_bridge_slot_3_user_ADC_I
559 PORT user_ADC_Q = radio_bridge_slot_3_user_ADC_Q
560 PORT user_DAC_I = radio_bridge_slot_3_user_DAC_I
561 PORT user_DAC_Q = radio_bridge_slot_3_user_DAC_Q
562 PORT user_TxModelStart = radio3_txStart
563 PORT user_RSSI_ADC_clk = rssi_clk_out
564 PORT user_RSSI_ADC_D = radio_bridge_slot_3_user_RSSI_ADC_D
565 PORT user_RxHP_external = agc_rxhp_c
566 PORT user_RxBB_gain = agc_g_bb_c
567 PORT user_RxRF_gain = agc_g_rf_c
568END
569
570BEGIN radio_bridge
571 PARAMETER INSTANCE = radio_bridge_slot_4
572 PARAMETER HW_VER = 1.30.a
573 BUS_INTERFACE RC2RB_RAD = radio_controller_0_RC2RB_RAD4
574 PORT converter_clock_in = clk_40_0000MHz
575 PORT converter_clock_out = fpga_0_radio_bridge_slot_4_converter_clock_out_pin
576 PORT radio_RSSI_ADC_clk = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_clk_pin
577 PORT radio_DAC_I = fpga_0_radio_bridge_slot_4_radio_DAC_I_pin
578 PORT radio_DAC_Q = fpga_0_radio_bridge_slot_4_radio_DAC_Q_pin
579 PORT radio_ADC_I = fpga_0_radio_bridge_slot_4_radio_ADC_I_pin
580 PORT radio_ADC_Q = fpga_0_radio_bridge_slot_4_radio_ADC_Q_pin
581 PORT radio_B = fpga_0_radio_bridge_slot_4_radio_B_pin
582 PORT radio_ANTSW = fpga_0_radio_bridge_slot_4_radio_ANTSW_pin
583 PORT radio_LED = fpga_0_radio_bridge_slot_4_radio_LED_pin
584 PORT radio_DIPSW = fpga_0_radio_bridge_slot_4_radio_DIPSW_pin
585 PORT radio_RSSI_ADC_D = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_D_pin
586 PORT radio_EEPROM_IO = fpga_0_radio_bridge_slot_4_radio_EEPROM_IO_pin
587 PORT radio_spi_clk = fpga_0_radio_bridge_slot_4_radio_spi_clk_pin
588 PORT radio_spi_data = fpga_0_radio_bridge_slot_4_radio_spi_data_pin
589 PORT radio_spi_cs = fpga_0_radio_bridge_slot_4_radio_spi_cs_pin
590 PORT radio_SHDN = fpga_0_radio_bridge_slot_4_radio_SHDN_pin
591 PORT radio_TxEn = fpga_0_radio_bridge_slot_4_radio_TxEn_pin
592 PORT radio_RxEn = fpga_0_radio_bridge_slot_4_radio_RxEn_pin
593 PORT radio_RxHP = fpga_0_radio_bridge_slot_4_radio_RxHP_pin
594 PORT radio_24PA = fpga_0_radio_bridge_slot_4_radio_24PA_pin
595 PORT radio_5PA = fpga_0_radio_bridge_slot_4_radio_5PA_pin
596 PORT radio_RX_ADC_DCS = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DCS_pin
597 PORT radio_RX_ADC_DFS = fpga_0_radio_bridge_slot_4_radio_RX_ADC_DFS_pin
598 PORT radio_RX_ADC_PWDNA = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNA_pin
599 PORT radio_RX_ADC_PWDNB = fpga_0_radio_bridge_slot_4_radio_RX_ADC_PWDNB_pin
600 PORT radio_RSSI_ADC_CLAMP = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_CLAMP_pin
601 PORT radio_RSSI_ADC_HIZ = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_HIZ_pin
602 PORT radio_RSSI_ADC_SLEEP = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_SLEEP_pin
603 PORT radio_LD = fpga_0_radio_bridge_slot_4_radio_LD_pin
604 PORT radio_RX_ADC_OTRA = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA_pin
605 PORT radio_RX_ADC_OTRB = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB_pin
606 PORT radio_RSSI_ADC_OTR = fpga_0_radio_bridge_slot_4_radio_RSSI_ADC_OTR_pin
607 PORT radio_DAC_PLL_LOCK = fpga_0_radio_bridge_slot_4_radio_DAC_PLL_LOCK_pin
608 PORT radio_DAC_RESET = fpga_0_radio_bridge_slot_4_radio_DAC_RESET_pin
609 PORT dac_spi_data = fpga_0_radio_bridge_slot_4_dac_spi_data_pin
610 PORT dac_spi_cs = fpga_0_radio_bridge_slot_4_dac_spi_cs_pin
611 PORT dac_spi_clk = fpga_0_radio_bridge_slot_4_dac_spi_clk_pin
612 PORT user_EEPROM_IO_T = eeprom_controller_DQ4_T_radio_bridge_slot_4_user_EEPROM_IO_T
613 PORT user_EEPROM_IO_O = eeprom_controller_DQ4_O_radio_bridge_slot_4_user_EEPROM_IO_O
614 PORT user_EEPROM_IO_I = eeprom_controller_DQ4_I_radio_bridge_slot_4_user_EEPROM_IO_I
615 PORT user_ADC_I = radio_bridge_slot_4_user_ADC_I
616 PORT user_ADC_Q = radio_bridge_slot_4_user_ADC_Q
617 PORT user_DAC_I = radio_bridge_slot_4_user_DAC_I
618 PORT user_DAC_Q = radio_bridge_slot_4_user_DAC_Q
619 PORT user_TxModelStart = radio4_txStart
620 PORT user_RSSI_ADC_clk = rssi_clk_out
621 PORT user_RSSI_ADC_D = radio_bridge_slot_4_user_RSSI_ADC_D
622 PORT user_RxHP_external = agc_rxhp_d
623 PORT user_RxBB_gain = agc_g_bb_d
624 PORT user_RxRF_gain = agc_g_rf_d
625END
626
627BEGIN eeprom_onewire
628 PARAMETER INSTANCE = eeprom_controller
629 PARAMETER HW_VER = 1.10.a
630 PARAMETER C_MEM0_BASEADDR = 0xc5400000
631 PARAMETER C_MEM0_HIGHADDR = 0xc540ffff
632 BUS_INTERFACE SPLB = plb
633 PORT DQ0 = fpga_0_eeprom_controller_DQ0_pin
634 PORT DQ1_T = eeprom_controller_DQ1_T_radio_bridge_slot_1_user_EEPROM_IO_T
635 PORT DQ1_O = eeprom_controller_DQ1_O_radio_bridge_slot_1_user_EEPROM_IO_O
636 PORT DQ1_I = eeprom_controller_DQ1_I_radio_bridge_slot_1_user_EEPROM_IO_I
637 PORT DQ2_T = eeprom_controller_DQ2_T_radio_bridge_slot_2_user_EEPROM_IO_T
638 PORT DQ2_O = eeprom_controller_DQ2_O_radio_bridge_slot_2_user_EEPROM_IO_O
639 PORT DQ2_I = eeprom_controller_DQ2_I_radio_bridge_slot_2_user_EEPROM_IO_I
640 PORT DQ3_T = eeprom_controller_DQ3_T_radio_bridge_slot_3_user_EEPROM_IO_T
641 PORT DQ3_O = eeprom_controller_DQ3_O_radio_bridge_slot_3_user_EEPROM_IO_O
642 PORT DQ3_I = eeprom_controller_DQ3_I_radio_bridge_slot_3_user_EEPROM_IO_I
643 PORT DQ4_T = eeprom_controller_DQ4_T_radio_bridge_slot_4_user_EEPROM_IO_T
644 PORT DQ4_O = eeprom_controller_DQ4_O_radio_bridge_slot_4_user_EEPROM_IO_O
645 PORT DQ4_I = eeprom_controller_DQ4_I_radio_bridge_slot_4_user_EEPROM_IO_I
646 PORT DQ5_I = net_vcc
647 PORT DQ6_I = net_vcc
648 PORT DQ7_I = net_vcc
649END
650
651BEGIN xps_ll_fifo
652 PARAMETER INSTANCE = TriMode_MAC_GMII_fifo
653 PARAMETER HW_VER = 1.02.a
654 PARAMETER C_BASEADDR = 0x81a00000
655 PARAMETER C_HIGHADDR = 0x81a0ffff
656 BUS_INTERFACE SPLB = plb
657 BUS_INTERFACE LLINK = TriMode_MAC_GMII_llink0
658END
659
660BEGIN clock_generator
661 PARAMETER INSTANCE = clock_generator_0
662 PARAMETER C_CLKIN_FREQ = 40000000
663 PARAMETER C_CLKOUT0_FREQ = 125000000
664 PARAMETER C_CLKOUT0_PHASE = 0
665 PARAMETER C_CLKOUT0_GROUP = NONE
666 PARAMETER C_CLKOUT0_BUF = TRUE
667 PARAMETER C_CLKOUT1_FREQ = 160000000
668 PARAMETER C_CLKOUT1_PHASE = 0
669 PARAMETER C_CLKOUT1_GROUP = DCM0
670 PARAMETER C_CLKOUT1_BUF = TRUE
671 PARAMETER C_CLKOUT2_FREQ = 200000000
672 PARAMETER C_CLKOUT2_PHASE = 0
673 PARAMETER C_CLKOUT2_GROUP = NONE
674 PARAMETER C_CLKOUT2_BUF = TRUE
675 PARAMETER C_CLKOUT3_FREQ = 40000000
676 PARAMETER C_CLKOUT3_PHASE = 0
677 PARAMETER C_CLKOUT3_GROUP = NONE
678 PARAMETER C_CLKOUT3_BUF = TRUE
679 PARAMETER C_CLKOUT4_FREQ = 80000000
680 PARAMETER C_CLKOUT4_PHASE = 0
681 PARAMETER C_CLKOUT4_GROUP = DCM0
682 PARAMETER C_CLKOUT4_BUF = TRUE
683 PARAMETER C_EXT_RESET_HIGH = 1
684 PARAMETER HW_VER = 4.03.a
685 PORT CLKIN = CLK_S
686 PORT CLKOUT0 = clk_125_0000MHz
687 PORT CLKOUT1 = clk_160_0000MHzDCM0
688 PORT CLKOUT2 = clk_200_0000MHz
689 PORT CLKOUT3 = clk_40_0000MHz
690 PORT CLKOUT4 = clk_80_0000MHzDCM0
691 PORT RST = clk_board_config_config_invalid
692 PORT LOCKED = Dcm_all_locked
693END
694
695BEGIN jtagppc_cntlr
696 PARAMETER INSTANCE = jtagppc_cntlr_inst
697 PARAMETER HW_VER = 2.01.c
698 BUS_INTERFACE JTAGPPC0 = ppc405_0_jtagppc_bus
699END
700
701BEGIN proc_sys_reset
702 PARAMETER INSTANCE = proc_sys_reset_0
703 PARAMETER C_EXT_RESET_HIGH = 1
704 PARAMETER HW_VER = 3.00.a
705 BUS_INTERFACE RESETPPC0 = ppc_reset_bus
706 PORT Slowest_sync_clk = clk_40_0000MHz
707 PORT Ext_Reset_In = sys_rst_s
708 PORT Dcm_locked = Dcm_all_locked
709 PORT Bus_Struct_Reset = sys_bus_reset
710 PORT Peripheral_Reset = sys_periph_reset
711END
712
713BEGIN plb_v46
714 PARAMETER INSTANCE = plb_v46_40MHz
715 PARAMETER C_DCR_INTFCE = 0
716 PARAMETER C_NUM_CLK_PLB2OPB_REARB = 100
717 PARAMETER HW_VER = 1.05.a
718 PORT PLB_Clk = clk_40_0000MHz
719 PORT SYS_Rst = sys_bus_reset
720END
721
722BEGIN plbv46_plbv46_bridge
723 PARAMETER INSTANCE = plbv46_plbv46_bridge_0
724 PARAMETER HW_VER = 1.04.a
725 PARAMETER C_BUS_CLOCK_RATIO = 2
726 PARAMETER C_NUM_ADDR_RNG = 2
727 PARAMETER C_BRIDGE_BASEADDR = 0x86200000
728 PARAMETER C_BRIDGE_HIGHADDR = 0x8620ffff
729 PARAMETER C_RNG0_BASEADDR = 0xc6000000
730 PARAMETER C_RNG0_HIGHADDR = 0xc600ffff
731 PARAMETER C_RNG1_BASEADDR = 0xcac00000
732 PARAMETER C_RNG1_HIGHADDR = 0xcac0ffff
733 BUS_INTERFACE MPLB = plb_v46_40MHz
734 BUS_INTERFACE SPLB = plb
735END
736
737BEGIN w2_warplab_buffers_plbw
738 PARAMETER INSTANCE = warplab_buffers_plbw_0
739 PARAMETER HW_VER = 1.00.a
740 PARAMETER C_BASEADDR = 0x83800000
741 PARAMETER C_HIGHADDR = 0x83bfffff
742 BUS_INTERFACE SPLB = plb
743 PORT sysgen_clk = clk_40_0000MHz
744 PORT radio2_adc_i = radio_bridge_slot_2_user_ADC_I
745 PORT radio2_adc_q = radio_bridge_slot_2_user_ADC_Q
746 PORT radio2_adc_i_otr = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin
747 PORT radio2_adc_q_otr = fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin
748 PORT startcapture = net_gnd
749 PORT StartTx = net_gnd
750 PORT StopTx = net_gnd
751 PORT radio2_dac_i = radio_bridge_slot_2_user_DAC_I
752 PORT radio2_dac_q = radio_bridge_slot_2_user_DAC_Q
753 PORT rssi_adc_clk = rssi_clk_out
754 PORT debug_capturing = rxrun
755 PORT debug_transmitting = txrun
756 PORT debug_agc_done = agcsetdone
757 PORT radio3_adc_i = radio_bridge_slot_3_user_ADC_I
758 PORT radio3_adc_i_otr = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin
759 PORT radio3_adc_q = radio_bridge_slot_3_user_ADC_Q
760 PORT radio3_adc_q_otr = fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin
761 PORT radio3_dac_i = radio_bridge_slot_3_user_DAC_I
762 PORT radio3_dac_q = radio_bridge_slot_3_user_DAC_Q
763 PORT radio4_dac_q = radio_bridge_slot_4_user_DAC_Q
764 PORT radio4_dac_i = radio_bridge_slot_4_user_DAC_I
765 PORT radio1_dac_q = radio_bridge_slot_1_user_DAC_Q
766 PORT radio1_dac_i = radio_bridge_slot_1_user_DAC_I
767 PORT radio4_adc_q_otr = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRB_pin
768 PORT radio4_adc_q = radio_bridge_slot_4_user_ADC_Q
769 PORT radio4_adc_i_otr = fpga_0_radio_bridge_slot_4_radio_RX_ADC_OTRA_pin
770 PORT radio4_adc_i = radio_bridge_slot_4_user_ADC_I
771 PORT radio1_adc_q_otr = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRB_pin
772 PORT radio1_adc_q = radio_bridge_slot_1_user_ADC_Q
773 PORT radio1_adc_i_otr = fpga_0_radio_bridge_slot_1_radio_RX_ADC_OTRA_pin
774 PORT radio1_adc_i = radio_bridge_slot_1_user_ADC_I
775 PORT radio1_rssi = radio_bridge_slot_1_user_RSSI_ADC_D
776 PORT radio2_rssi = radio_bridge_slot_2_user_RSSI_ADC_D
777 PORT radio3_rssi = radio_bridge_slot_3_user_RSSI_ADC_D
778 PORT radio4_rssi = radio_bridge_slot_4_user_RSSI_ADC_D
779 PORT agc_done = agc_is_done
780 PORT fromagc_radio1_i = dc_filtered_i_a
781 PORT fromagc_radio1_q = dc_filtered_q_a
782 PORT fromagc_radio2_i = dc_filtered_i_b
783 PORT fromagc_radio2_q = dc_filtered_q_b
784 PORT fromagc_radio3_i = dc_filtered_i_c
785 PORT fromagc_radio3_q = dc_filtered_q_c
786 PORT fromagc_radio4_i = dc_filtered_i_d
787 PORT fromagc_radio4_q = dc_filtered_q_d
788END
789
790BEGIN w2_warplab_agc_plbw
791 PARAMETER INSTANCE = warplab_agc_plbw_0
792 PARAMETER HW_VER = 1.00.a
793 PARAMETER C_BASEADDR = 0xc6000000
794 PARAMETER C_HIGHADDR = 0xc600ffff
795 BUS_INTERFACE SPLB = plb_v46_40MHz
796 PORT sysgen_clk = clk_40_0000MHz
797 PORT rxhp_d = agc_rxhp_d
798 PORT rxhp_c = agc_rxhp_c
799 PORT rxhp_b = agc_rxhp_b
800 PORT rxhp_a = agc_rxhp_a
801 PORT g_rf_d = agc_g_rf_d
802 PORT g_rf_c = agc_g_rf_c
803 PORT g_rf_b = agc_g_rf_b
804 PORT g_rf_a = agc_g_rf_a
805 PORT g_bb_d = agc_g_bb_d
806 PORT g_bb_c = agc_g_bb_c
807 PORT g_bb_b = agc_g_bb_b
808 PORT g_bb_a = agc_g_bb_a
809 PORT agc_done = agc_is_done
810 PORT rssi_in_d = radio_bridge_slot_4_user_RSSI_ADC_D
811 PORT rssi_in_c = radio_bridge_slot_3_user_RSSI_ADC_D
812 PORT rssi_in_b = radio_bridge_slot_2_user_RSSI_ADC_D
813 PORT rssi_in_a = radio_bridge_slot_1_user_RSSI_ADC_D
814 PORT reset_in = net_gnd
815 PORT q_in_d = radio_bridge_slot_4_user_ADC_Q
816 PORT q_in_c = radio_bridge_slot_3_user_ADC_Q
817 PORT q_in_b = radio_bridge_slot_2_user_ADC_Q
818 PORT q_in_a = radio_bridge_slot_1_user_ADC_Q
819 PORT packet_in = net_gnd
820 PORT mreset_in = net_gnd
821 PORT i_in_d = radio_bridge_slot_4_user_ADC_I
822 PORT i_in_c = radio_bridge_slot_3_user_ADC_I
823 PORT i_in_b = radio_bridge_slot_2_user_ADC_I
824 PORT i_in_a = radio_bridge_slot_1_user_ADC_I
825 PORT i_out_a = dc_filtered_i_a
826 PORT i_out_b = dc_filtered_i_b
827 PORT i_out_c = dc_filtered_i_c
828 PORT i_out_d = dc_filtered_i_d
829 PORT q_out_a = dc_filtered_q_a
830 PORT q_out_b = dc_filtered_q_b
831 PORT q_out_c = dc_filtered_q_c
832 PORT q_out_d = dc_filtered_q_d
833END
834
835BEGIN xps_central_dma
836 PARAMETER INSTANCE = xps_central_dma_0
837 PARAMETER HW_VER = 2.03.a
838 PARAMETER C_BASEADDR = 0x80200000
839 PARAMETER C_HIGHADDR = 0x8020ffff
840 BUS_INTERFACE MPLB = plb
841 BUS_INTERFACE SPLB = plb
842END
843
844BEGIN xps_timer
845 PARAMETER INSTANCE = xps_timer_0
846 PARAMETER HW_VER = 1.02.a
847 PARAMETER C_BASEADDR = 0x83c00000
848 PARAMETER C_HIGHADDR = 0x83c0ffff
849 BUS_INTERFACE SPLB = plb
850END
851
852BEGIN xps_gpio
853 PARAMETER INSTANCE = xps_gpio_0
854 PARAMETER HW_VER = 2.00.a
855 PARAMETER C_GPIO_WIDTH = 6
856 PARAMETER C_BASEADDR = 0x81400000
857 PARAMETER C_HIGHADDR = 0x8140ffff
858 BUS_INTERFACE SPLB = plb
859 PORT GPIO_IO_O = debug_sw_gpio
860END
861
Note: See TracBrowser for help on using the repository browser.