(edif test (edifVersion 2 0 0) (edifLevel 0) (keywordMap (keywordLevel 0)) (status (written (timeStamp 2008 8 2 22 17 22) (author "Xilinx, Inc.") (program "Xilinx CORE Generator" (version "Xilinx CORE Generator 10.1.02; Cores Update # 2")))) (comment " This file is owned and controlled by Xilinx and must be used solely for design, simulation, implementation and creation of design files limited to Xilinx devices or technologies. Use with non-Xilinx devices or technologies is expressly prohibited and immediately terminates your license. XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION 'AS IS' SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Xilinx products are not intended for use in life support appliances, devices, or systems. Use in such applications are expressly prohibited. (c) Copyright 1995-2007 Xilinx, Inc. All rights reserved. ") (comment "Core parameters: ") (comment "c_count_mode = 0 ") (comment "c_load_enable = true ") (comment "c_has_aset = false ") (comment "c_load_low = false ") (comment "c_count_to = 1111111111111111 ") (comment "c_sync_priority = 1 ") (comment "c_has_iv = false ") (comment "c_restrict_count = false ") (comment "c_has_sclr = false ") (comment "c_width = 7 ") (comment "c_has_q_thresh1 = false ") (comment "c_enable_rlocs = false ") (comment "c_has_q_thresh0 = false ") (comment "c_thresh1_value = 1111111111111111 ") (comment "c_has_load = false ") (comment "c_thresh_early = true ") (comment "c_has_up = false ") (comment "c_has_thresh1 = false ") (comment "c_has_thresh0 = false ") (comment "c_ainit_val = 1111111 ") (comment "c_has_ce = true ") (comment "c_pipe_stages = 0 ") (comment "c_family = virtex2p ") (comment "InstanceName = binary_counter_virtex2p_7_0_b0a257f5389d649a ") (comment "c_has_aclr = false ") (comment "c_sync_enable = 0 ") (comment "c_has_ainit = false ") (comment "c_sinit_val = 1111111 ") (comment "c_has_sset = false ") (comment "c_has_sinit = true ") (comment "c_count_by = 0001 ") (comment "c_has_l = false ") (comment "c_thresh0_value = 1111111111111111 ") (external xilinxun (edifLevel 0) (technology (numberDefinition)) (cell VCC (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port P (direction OUTPUT)) ) ) ) (cell GND (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port G (direction OUTPUT)) ) ) ) (cell FDSE (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port D (direction INPUT)) (port C (direction INPUT)) (port CE (direction INPUT)) (port S (direction INPUT)) (port Q (direction OUTPUT)) ) ) ) (cell LUT4 (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port I0 (direction INPUT)) (port I1 (direction INPUT)) (port I2 (direction INPUT)) (port I3 (direction INPUT)) (port O (direction OUTPUT)) ) ) ) (cell MUXCY (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port DI (direction INPUT)) (port CI (direction INPUT)) (port S (direction INPUT)) (port O (direction OUTPUT)) ) ) ) (cell XORCY (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port LI (direction INPUT)) (port CI (direction INPUT)) (port O (direction OUTPUT)) ) ) ) ) (library test_lib (edifLevel 0) (technology (numberDefinition (scale 1 (E 1 -12) (unit Time)))) (cell binary_counter_virtex2p_7_0_b0a257f5389d649a (cellType GENERIC) (view view_1 (viewType NETLIST) (interface (port ( rename CLK "CLK") (direction INPUT)) (port ( rename CE "CE") (direction INPUT)) (port ( rename SINIT "SINIT") (direction INPUT)) (port ( array ( rename Q "Q(6:0)") 7 ) (direction OUTPUT)) ) (contents (instance VCC (viewRef view_1 (cellRef VCC (libraryRef xilinxun)))) (instance GND (viewRef view_1 (cellRef GND (libraryRef xilinxun)))) (instance BU4 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "5555")) ) (instance BU5 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU6 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU8 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU10 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU11 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU12 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU14 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU16 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU17 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU18 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU20 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU22 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU23 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU24 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU26 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU28 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU29 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU30 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU32 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU34 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU35 (viewRef view_1 (cellRef MUXCY (libraryRef xilinxun))) ) (instance BU36 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU38 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (instance BU40 (viewRef view_1 (cellRef LUT4 (libraryRef xilinxun))) (property INIT (string "aaaa")) ) (instance BU41 (viewRef view_1 (cellRef XORCY (libraryRef xilinxun))) ) (instance BU43 (viewRef view_1 (cellRef FDSE (libraryRef xilinxun))) ) (net N0 (joined (portRef G (instanceRef GND)) (portRef CI (instanceRef BU5)) (portRef CI (instanceRef BU6)) (portRef I1 (instanceRef BU4)) (portRef I2 (instanceRef BU4)) (portRef I3 (instanceRef BU4)) (portRef I1 (instanceRef BU10)) (portRef I2 (instanceRef BU10)) (portRef I3 (instanceRef BU10)) (portRef I1 (instanceRef BU16)) (portRef I2 (instanceRef BU16)) (portRef I3 (instanceRef BU16)) (portRef I1 (instanceRef BU22)) (portRef I2 (instanceRef BU22)) (portRef I3 (instanceRef BU22)) (portRef I1 (instanceRef BU28)) (portRef I2 (instanceRef BU28)) (portRef I3 (instanceRef BU28)) (portRef I1 (instanceRef BU34)) (portRef I2 (instanceRef BU34)) (portRef I3 (instanceRef BU34)) (portRef I1 (instanceRef BU40)) (portRef I2 (instanceRef BU40)) (portRef I3 (instanceRef BU40)) ) ) (net (rename N2 "Q(0)") (joined (portRef (member Q 6)) (portRef DI (instanceRef BU5)) (portRef I0 (instanceRef BU4)) (portRef Q (instanceRef BU8)) ) ) (net (rename N3 "Q(1)") (joined (portRef (member Q 5)) (portRef DI (instanceRef BU11)) (portRef I0 (instanceRef BU10)) (portRef Q (instanceRef BU14)) ) ) (net (rename N4 "Q(2)") (joined (portRef (member Q 4)) (portRef DI (instanceRef BU17)) (portRef I0 (instanceRef BU16)) (portRef Q (instanceRef BU20)) ) ) (net (rename N5 "Q(3)") (joined (portRef (member Q 3)) (portRef DI (instanceRef BU23)) (portRef I0 (instanceRef BU22)) (portRef Q (instanceRef BU26)) ) ) (net (rename N6 "Q(4)") (joined (portRef (member Q 2)) (portRef DI (instanceRef BU29)) (portRef I0 (instanceRef BU28)) (portRef Q (instanceRef BU32)) ) ) (net (rename N7 "Q(5)") (joined (portRef (member Q 1)) (portRef DI (instanceRef BU35)) (portRef I0 (instanceRef BU34)) (portRef Q (instanceRef BU38)) ) ) (net (rename N8 "Q(6)") (joined (portRef (member Q 0)) (portRef I0 (instanceRef BU40)) (portRef Q (instanceRef BU43)) ) ) (net (rename N9 "CLK") (joined (portRef CLK) (portRef C (instanceRef BU8)) (portRef C (instanceRef BU14)) (portRef C (instanceRef BU20)) (portRef C (instanceRef BU26)) (portRef C (instanceRef BU32)) (portRef C (instanceRef BU38)) (portRef C (instanceRef BU43)) ) ) (net (rename N10 "CE") (joined (portRef CE) (portRef CE (instanceRef BU8)) (portRef CE (instanceRef BU14)) (portRef CE (instanceRef BU20)) (portRef CE (instanceRef BU26)) (portRef CE (instanceRef BU32)) (portRef CE (instanceRef BU38)) (portRef CE (instanceRef BU43)) ) ) (net (rename N11 "SINIT") (joined (portRef SINIT) (portRef S (instanceRef BU8)) (portRef S (instanceRef BU14)) (portRef S (instanceRef BU20)) (portRef S (instanceRef BU26)) (portRef S (instanceRef BU32)) (portRef S (instanceRef BU38)) (portRef S (instanceRef BU43)) ) ) (net N12 (joined (portRef O (instanceRef BU6)) (portRef D (instanceRef BU8)) ) ) (net N13 (joined (portRef O (instanceRef BU12)) (portRef D (instanceRef BU14)) ) ) (net N14 (joined (portRef O (instanceRef BU18)) (portRef D (instanceRef BU20)) ) ) (net N15 (joined (portRef O (instanceRef BU24)) (portRef D (instanceRef BU26)) ) ) (net N16 (joined (portRef O (instanceRef BU30)) (portRef D (instanceRef BU32)) ) ) (net N17 (joined (portRef O (instanceRef BU36)) (portRef D (instanceRef BU38)) ) ) (net N18 (joined (portRef O (instanceRef BU41)) (portRef D (instanceRef BU43)) ) ) (net N19 (joined (portRef S (instanceRef BU5)) (portRef LI (instanceRef BU6)) (portRef O (instanceRef BU4)) ) ) (net N21 (joined (portRef O (instanceRef BU5)) (portRef CI (instanceRef BU11)) (portRef CI (instanceRef BU12)) ) ) (net N24 (joined (portRef S (instanceRef BU11)) (portRef LI (instanceRef BU12)) (portRef O (instanceRef BU10)) ) ) (net N26 (joined (portRef O (instanceRef BU11)) (portRef CI (instanceRef BU17)) (portRef CI (instanceRef BU18)) ) ) (net N29 (joined (portRef S (instanceRef BU17)) (portRef LI (instanceRef BU18)) (portRef O (instanceRef BU16)) ) ) (net N31 (joined (portRef O (instanceRef BU17)) (portRef CI (instanceRef BU23)) (portRef CI (instanceRef BU24)) ) ) (net N34 (joined (portRef S (instanceRef BU23)) (portRef LI (instanceRef BU24)) (portRef O (instanceRef BU22)) ) ) (net N36 (joined (portRef O (instanceRef BU23)) (portRef CI (instanceRef BU29)) (portRef CI (instanceRef BU30)) ) ) (net N39 (joined (portRef S (instanceRef BU29)) (portRef LI (instanceRef BU30)) (portRef O (instanceRef BU28)) ) ) (net N41 (joined (portRef O (instanceRef BU29)) (portRef CI (instanceRef BU35)) (portRef CI (instanceRef BU36)) ) ) (net N44 (joined (portRef S (instanceRef BU35)) (portRef LI (instanceRef BU36)) (portRef O (instanceRef BU34)) ) ) (net N46 (joined (portRef O (instanceRef BU35)) (portRef CI (instanceRef BU41)) ) ) (net N49 (joined (portRef LI (instanceRef BU41)) (portRef O (instanceRef BU40)) ) ) )))) (design binary_counter_virtex2p_7_0_b0a257f5389d649a (cellRef binary_counter_virtex2p_7_0_b0a257f5389d649a (libraryRef test_lib)) (property X_CORE_INFO (string "C_COUNTER_BINARY_V7_0, Xilinx CORE Generator 10.1.02_ip2")) (property PART (string "xc2vp2-fg256-7") (owner "Xilinx")) ))