source: PlatformSupport/CustomPeripherals/pcores/radio_controller_v1_30_a/data/radio_controller_v2_1_0.mpd

Last change on this file was 1711, checked in by murphpo, 12 years ago

Iterating on radio_bridge and radio_controller custom bus spec

File size: 14.6 KB
Line 
1BEGIN radio_controller
2
3## Peripheral Options
4OPTION IPTYPE = PERIPHERAL
5OPTION IMP_NETLIST = TRUE
6OPTION HDL = MIXED
7OPTION IP_GROUP = MICROBLAZE:PPC:USER
8OPTION DESC = "WARP Radio Controller (PLB46)"
9OPTION USAGE_LEVEL = BASE_USER #Enable this core in base system builder
10
11IO_INTERFACE IO_IF = radio_controller_ports, IO_TYPE = WARP_RADIOCONTROLLER_V1
12
13## Bus Interfaces
14BUS_INTERFACE BUS = SPLB, BUS_TYPE = SLAVE, BUS_STD = PLBV46
15BUS_INTERFACE BUS = RC2RB_RAD1, BUS_STD = WARP_RC2RB_V1, BUS_TYPE = INITIATOR
16BUS_INTERFACE BUS = RC2RB_RAD2, BUS_STD = WARP_RC2RB_V1, BUS_TYPE = INITIATOR
17BUS_INTERFACE BUS = RC2RB_RAD3, BUS_STD = WARP_RC2RB_V1, BUS_TYPE = INITIATOR
18BUS_INTERFACE BUS = RC2RB_RAD4, BUS_STD = WARP_RC2RB_V1, BUS_TYPE = INITIATOR
19
20## Generics for VHDL or Parameters for Verilog
21PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, BUS = SPLB, ADDRESS = BASE, PAIR = C_HIGHADDR
22PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, BUS = SPLB, ADDRESS = HIGH, PAIR = C_BASEADDR
23PARAMETER C_SPLB_AWIDTH = 32, DT = INTEGER, BUS = SPLB, ASSIGNMENT = CONSTANT
24PARAMETER C_SPLB_DWIDTH = 128, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
25PARAMETER C_SPLB_NUM_MASTERS = 8, DT = INTEGER, BUS = SPLB, RANGE = (1:16)
26PARAMETER C_SPLB_MID_WIDTH = 3, DT = INTEGER, BUS = SPLB, RANGE = (1:4)
27PARAMETER C_SPLB_NATIVE_DWIDTH = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128), ASSIGNMENT = CONSTANT
28PARAMETER C_SPLB_P2P = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1)
29PARAMETER C_SPLB_SUPPORT_BURSTS = 0, DT = INTEGER, BUS = SPLB, RANGE = (0, 1), ASSIGNMENT = CONSTANT
30PARAMETER C_SPLB_SMALLEST_MASTER = 32, DT = INTEGER, BUS = SPLB, RANGE = (32, 64, 128)
31PARAMETER C_SPLB_CLK_PERIOD_PS = 10000, DT = INTEGER, BUS = SPLB
32PARAMETER C_FAMILY = virtex4, DT = STRING
33
34## Ports
35PORT SPLB_Clk = "", DIR = I, SIGIS = CLK, BUS = SPLB
36PORT SPLB_Rst = SPLB_Rst, DIR = I, SIGIS = RST, BUS = SPLB
37PORT PLB_ABus = PLB_ABus, DIR = I, VEC = [0:31], BUS = SPLB
38PORT PLB_UABus = PLB_UABus, DIR = I, VEC = [0:31], BUS = SPLB
39PORT PLB_PAValid = PLB_PAValid, DIR = I, BUS = SPLB
40PORT PLB_SAValid = PLB_SAValid, DIR = I, BUS = SPLB
41PORT PLB_rdPrim = PLB_rdPrim, DIR = I, BUS = SPLB
42PORT PLB_wrPrim = PLB_wrPrim, DIR = I, BUS = SPLB
43PORT PLB_masterID = PLB_masterID, DIR = I, VEC = [0:(C_SPLB_MID_WIDTH-1)], BUS = SPLB
44PORT PLB_abort = PLB_abort, DIR = I, BUS = SPLB
45PORT PLB_busLock = PLB_busLock, DIR = I, BUS = SPLB
46PORT PLB_RNW = PLB_RNW, DIR = I, BUS = SPLB
47PORT PLB_BE = PLB_BE, DIR = I, VEC = [0:((C_SPLB_DWIDTH/8)-1)], BUS = SPLB
48PORT PLB_MSize = PLB_MSize, DIR = I, VEC = [0:1], BUS = SPLB
49PORT PLB_size = PLB_size, DIR = I, VEC = [0:3], BUS = SPLB
50PORT PLB_type = PLB_type, DIR = I, VEC = [0:2], BUS = SPLB
51PORT PLB_lockErr = PLB_lockErr, DIR = I, BUS = SPLB
52PORT PLB_wrDBus = PLB_wrDBus, DIR = I, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
53PORT PLB_wrBurst = PLB_wrBurst, DIR = I, BUS = SPLB
54PORT PLB_rdBurst = PLB_rdBurst, DIR = I, BUS = SPLB
55PORT PLB_wrPendReq = PLB_wrPendReq, DIR = I, BUS = SPLB
56PORT PLB_rdPendReq = PLB_rdPendReq, DIR = I, BUS = SPLB
57PORT PLB_wrPendPri = PLB_wrPendPri, DIR = I, VEC = [0:1], BUS = SPLB
58PORT PLB_rdPendPri = PLB_rdPendPri, DIR = I, VEC = [0:1], BUS = SPLB
59PORT PLB_reqPri = PLB_reqPri, DIR = I, VEC = [0:1], BUS = SPLB
60PORT PLB_TAttribute = PLB_TAttribute, DIR = I, VEC = [0:15], BUS = SPLB
61PORT Sl_addrAck = Sl_addrAck, DIR = O, BUS = SPLB
62PORT Sl_SSize = Sl_SSize, DIR = O, VEC = [0:1], BUS = SPLB
63PORT Sl_wait = Sl_wait, DIR = O, BUS = SPLB
64PORT Sl_rearbitrate = Sl_rearbitrate, DIR = O, BUS = SPLB
65PORT Sl_wrDAck = Sl_wrDAck, DIR = O, BUS = SPLB
66PORT Sl_wrComp = Sl_wrComp, DIR = O, BUS = SPLB
67PORT Sl_wrBTerm = Sl_wrBTerm, DIR = O, BUS = SPLB
68PORT Sl_rdDBus = Sl_rdDBus, DIR = O, VEC = [0:(C_SPLB_DWIDTH-1)], BUS = SPLB
69PORT Sl_rdWdAddr = Sl_rdWdAddr, DIR = O, VEC = [0:3], BUS = SPLB
70PORT Sl_rdDAck = Sl_rdDAck, DIR = O, BUS = SPLB
71PORT Sl_rdComp = Sl_rdComp, DIR = O, BUS = SPLB
72PORT Sl_rdBTerm = Sl_rdBTerm, DIR = O, BUS = SPLB
73PORT Sl_MBusy = Sl_MBusy, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
74PORT Sl_MWrErr = Sl_MWrErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
75PORT Sl_MRdErr = Sl_MRdErr, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
76PORT Sl_MIRQ = Sl_MIRQ, DIR = O, VEC = [0:(C_SPLB_NUM_MASTERS-1)], BUS = SPLB
77
78
79#Copy of PLB clock, driven out to radio_bridges
80# (which need the clock to stay synchronous with the radio_controller, but aren't otherwise attached to the PLB)
81PORT controller_logic_clk1 = "controller_logic_clk", DIR = O, BUS = RC2RB_RAD1
82PORT controller_logic_clk2 = "controller_logic_clk", DIR = O, BUS = RC2RB_RAD2
83PORT controller_logic_clk3 = "controller_logic_clk", DIR = O, BUS = RC2RB_RAD3
84PORT controller_logic_clk4 = "controller_logic_clk", DIR = O, BUS = RC2RB_RAD4
85
86#SPI clock and data outputs, shared by all radio_bridges
87PORT spi_clk1 = "controller_spi_clk", DIR = O, BUS = RC2RB_RAD1
88PORT spi_clk2 = "controller_spi_clk", DIR = O, BUS = RC2RB_RAD2
89PORT spi_clk3 = "controller_spi_clk", DIR = O, BUS = RC2RB_RAD3
90PORT spi_clk4 = "controller_spi_clk", DIR = O, BUS = RC2RB_RAD4
91
92PORT data_out1 = "controller_spi_data", DIR = O, BUS = RC2RB_RAD1
93PORT data_out2 = "controller_spi_data", DIR = O, BUS = RC2RB_RAD2
94PORT data_out3 = "controller_spi_data", DIR = O, BUS = RC2RB_RAD3
95PORT data_out4 = "controller_spi_data", DIR = O, BUS = RC2RB_RAD4
96
97PORT radio1_cs = "controller_radio_cs", DIR = O, BUS = RC2RB_RAD1
98PORT dac1_cs = "controller_dac_cs", DIR = O, BUS = RC2RB_RAD1
99PORT radio1_SHDN = "controller_SHDN", DIR = O, BUS = RC2RB_RAD1
100PORT radio1_TxEn = "controller_TxEn", DIR = O, BUS = RC2RB_RAD1
101PORT radio1_RxEn = "controller_RxEn", DIR = O, BUS = RC2RB_RAD1
102PORT radio1_RxHP = "controller_RxHP", DIR = O, BUS = RC2RB_RAD1
103PORT radio1_24PA = "controller_24PA", DIR = O, BUS = RC2RB_RAD1
104PORT radio1_5PA = "controller_5PA", DIR = O, BUS = RC2RB_RAD1
105PORT radio1_ANTSW = "controller_ANTSW", DIR = O, VEC = [0:1], BUS = RC2RB_RAD1
106PORT radio1_LED = "controller_LED", DIR = O, VEC = [0:2], BUS = RC2RB_RAD1
107PORT radio1_ADC_RX_DCS = "controller_RX_ADC_DCS", DIR = O, BUS = RC2RB_RAD1
108PORT radio1_ADC_RX_DFS = "controller_RX_ADC_DFS", DIR = O, BUS = RC2RB_RAD1
109PORT radio1_ADC_RX_OTRA = "controller_RX_ADC_OTRA", DIR = I, BUS = RC2RB_RAD1
110PORT radio1_ADC_RX_OTRB = "controller_RX_ADC_OTRB", DIR = I, BUS = RC2RB_RAD1
111PORT radio1_ADC_RX_PWDNA = "controller_RX_ADC_PWDNA", DIR = O, BUS = RC2RB_RAD1
112PORT radio1_ADC_RX_PWDNB = "controller_RX_ADC_PWDNB", DIR = O, BUS = RC2RB_RAD1
113PORT radio1_DIPSW = "controller_DIPSW", DIR = I, VEC = [0:3], BUS = RC2RB_RAD1
114PORT radio1_RSSI_ADC_CLAMP = "controller_RSSI_ADC_CLAMP", DIR = O, BUS = RC2RB_RAD1
115PORT radio1_RSSI_ADC_HIZ = "controller_RSSI_ADC_HIZ", DIR = O, BUS = RC2RB_RAD1
116PORT radio1_RSSI_ADC_OTR = "controller_RSSI_ADC_OTR", DIR = I, BUS = RC2RB_RAD1
117PORT radio1_RSSI_ADC_SLEEP = "controller_RSSI_ADC_SLEEP", DIR = O, BUS = RC2RB_RAD1
118PORT radio1_RSSI_ADC_D = "controller_RSSI_ADC_D", DIR = I, VEC = [0:9], BUS = RC2RB_RAD1
119PORT radio1_LD = "controller_LD", DIR = I, BUS = RC2RB_RAD1
120PORT radio1_TX_DAC_PLL_LOCK = "controller_DAC_PLL_LOCK", DIR = I, BUS = RC2RB_RAD1
121PORT radio1_TX_DAC_RESET = "controller_DAC_RESET", DIR = O, BUS = RC2RB_RAD1
122PORT radio1_SHDN_external = "controller_SHDN_external", DIR = I, BUS = RC2RB_RAD1
123PORT radio1_TxEn_external = "controller_TxEn_external", DIR = I, BUS = RC2RB_RAD1
124PORT radio1_RxEn_external = "controller_RxEn_external", DIR = I, BUS = RC2RB_RAD1
125PORT radio1_RxHP_external = "controller_RxHP_external", DIR = I, BUS = RC2RB_RAD1
126PORT radio1_TxStart = "controller_TxStart", DIR = O, BUS = RC2RB_RAD1
127PORT radio1_TxGain = "controller_Tx_gain", DIR = O, VEC = [0:5], BUS = RC2RB_RAD1
128
129PORT radio2_cs = "controller_radio_cs", DIR = O, BUS = RC2RB_RAD2
130PORT dac2_cs = "controller_dac_cs", DIR = O, BUS = RC2RB_RAD2
131PORT radio2_SHDN = "controller_SHDN", DIR = O, BUS = RC2RB_RAD2
132PORT radio2_TxEn = "controller_TxEn", DIR = O, BUS = RC2RB_RAD2
133PORT radio2_RxEn = "controller_RxEn", DIR = O, BUS = RC2RB_RAD2
134PORT radio2_RxHP = "controller_RxHP", DIR = O, BUS = RC2RB_RAD2
135PORT radio2_24PA = "controller_24PA", DIR = O, BUS = RC2RB_RAD2
136PORT radio2_5PA = "controller_5PA", DIR = O, BUS = RC2RB_RAD2
137PORT radio2_ANTSW = "controller_ANTSW", DIR = O, VEC = [0:1], BUS = RC2RB_RAD2
138PORT radio2_LED = "controller_LED", DIR = O, VEC = [0:2], BUS = RC2RB_RAD2
139PORT radio2_ADC_RX_DCS = "controller_RX_ADC_DCS", DIR = O, BUS = RC2RB_RAD2
140PORT radio2_ADC_RX_DFS = "controller_RX_ADC_DFS", DIR = O, BUS = RC2RB_RAD2
141PORT radio2_ADC_RX_OTRA = "controller_RX_ADC_OTRA", DIR = I, BUS = RC2RB_RAD2
142PORT radio2_ADC_RX_OTRB = "controller_RX_ADC_OTRB", DIR = I, BUS = RC2RB_RAD2
143PORT radio2_ADC_RX_PWDNA = "controller_RX_ADC_PWDNA", DIR = O, BUS = RC2RB_RAD2
144PORT radio2_ADC_RX_PWDNB = "controller_RX_ADC_PWDNB", DIR = O, BUS = RC2RB_RAD2
145PORT radio2_DIPSW = "controller_DIPSW", DIR = I, VEC = [0:3], BUS = RC2RB_RAD2
146PORT radio2_RSSI_ADC_CLAMP = "controller_RSSI_ADC_CLAMP", DIR = O, BUS = RC2RB_RAD2
147PORT radio2_RSSI_ADC_HIZ = "controller_RSSI_ADC_HIZ", DIR = O, BUS = RC2RB_RAD2
148PORT radio2_RSSI_ADC_OTR = "controller_RSSI_ADC_OTR", DIR = I, BUS = RC2RB_RAD2
149PORT radio2_RSSI_ADC_SLEEP = "controller_RSSI_ADC_SLEEP", DIR = O, BUS = RC2RB_RAD2
150PORT radio2_RSSI_ADC_D = "controller_RSSI_ADC_D", DIR = I, VEC = [0:9], BUS = RC2RB_RAD2
151PORT radio2_LD = "controller_LD", DIR = I, BUS = RC2RB_RAD2
152PORT radio2_TX_DAC_PLL_LOCK = "controller_DAC_PLL_LOCK", DIR = I, BUS = RC2RB_RAD2
153PORT radio2_TX_DAC_RESET = "controller_DAC_RESET", DIR = O, BUS = RC2RB_RAD2
154PORT radio2_SHDN_external = "controller_SHDN_external", DIR = I, BUS = RC2RB_RAD2
155PORT radio2_TxEn_external = "controller_TxEn_external", DIR = I, BUS = RC2RB_RAD2
156PORT radio2_RxEn_external = "controller_RxEn_external", DIR = I, BUS = RC2RB_RAD2
157PORT radio2_RxHP_external = "controller_RxHP_external", DIR = I, BUS = RC2RB_RAD2
158PORT radio2_TxStart = "controller_TxStart", DIR = O, BUS = RC2RB_RAD2
159PORT radio2_TxGain = "controller_Tx_gain", DIR = O, VEC = [0:5], BUS = RC2RB_RAD2
160
161PORT radio3_cs = "controller_radio_cs", DIR = O, BUS = RC2RB_RAD3
162PORT dac3_cs = "controller_dac_cs", DIR = O, BUS = RC2RB_RAD3
163PORT radio3_SHDN = "controller_SHDN", DIR = O, BUS = RC2RB_RAD3
164PORT radio3_TxEn = "controller_TxEn", DIR = O, BUS = RC2RB_RAD3
165PORT radio3_RxEn = "controller_RxEn", DIR = O, BUS = RC2RB_RAD3
166PORT radio3_RxHP = "controller_RxHP", DIR = O, BUS = RC2RB_RAD3
167PORT radio3_24PA = "controller_24PA", DIR = O, BUS = RC2RB_RAD3
168PORT radio3_5PA = "controller_5PA", DIR = O, BUS = RC2RB_RAD3
169PORT radio3_ANTSW = "controller_ANTSW", DIR = O, VEC = [0:1], BUS = RC2RB_RAD3
170PORT radio3_LED = "controller_LED", DIR = O, VEC = [0:2], BUS = RC2RB_RAD3
171PORT radio3_ADC_RX_DCS = "controller_RX_ADC_DCS", DIR = O, BUS = RC2RB_RAD3
172PORT radio3_ADC_RX_DFS = "controller_RX_ADC_DFS", DIR = O, BUS = RC2RB_RAD3
173PORT radio3_ADC_RX_OTRA = "controller_RX_ADC_OTRA", DIR = I, BUS = RC2RB_RAD3
174PORT radio3_ADC_RX_OTRB = "controller_RX_ADC_OTRB", DIR = I, BUS = RC2RB_RAD3
175PORT radio3_ADC_RX_PWDNA = "controller_RX_ADC_PWDNA", DIR = O, BUS = RC2RB_RAD3
176PORT radio3_ADC_RX_PWDNB = "controller_RX_ADC_PWDNB", DIR = O, BUS = RC2RB_RAD3
177PORT radio3_DIPSW = "controller_DIPSW", DIR = I, VEC = [0:3], BUS = RC2RB_RAD3
178PORT radio3_RSSI_ADC_CLAMP = "controller_RSSI_ADC_CLAMP", DIR = O, BUS = RC2RB_RAD3
179PORT radio3_RSSI_ADC_HIZ = "controller_RSSI_ADC_HIZ", DIR = O, BUS = RC2RB_RAD3
180PORT radio3_RSSI_ADC_OTR = "controller_RSSI_ADC_OTR", DIR = I, BUS = RC2RB_RAD3
181PORT radio3_RSSI_ADC_SLEEP = "controller_RSSI_ADC_SLEEP", DIR = O, BUS = RC2RB_RAD3
182PORT radio3_RSSI_ADC_D = "controller_RSSI_ADC_D", DIR = I, VEC = [0:9], BUS = RC2RB_RAD3
183PORT radio3_LD = "controller_LD", DIR = I, BUS = RC2RB_RAD3
184PORT radio3_TX_DAC_PLL_LOCK = "controller_DAC_PLL_LOCK", DIR = I, BUS = RC2RB_RAD3
185PORT radio3_TX_DAC_RESET = "controller_DAC_RESET", DIR = O, BUS = RC2RB_RAD3
186PORT radio3_SHDN_external = "controller_SHDN_external", DIR = I, BUS = RC2RB_RAD3
187PORT radio3_TxEn_external = "controller_TxEn_external", DIR = I, BUS = RC2RB_RAD3
188PORT radio3_RxEn_external = "controller_RxEn_external", DIR = I, BUS = RC2RB_RAD3
189PORT radio3_RxHP_external = "controller_RxHP_external", DIR = I, BUS = RC2RB_RAD3
190PORT radio3_TxStart = "controller_TxStart", DIR = O, BUS = RC2RB_RAD3
191PORT radio3_TxGain = "controller_Tx_gain", DIR = O, VEC = [0:5], BUS = RC2RB_RAD3
192
193PORT radio4_cs = "controller_radio_cs", DIR = O, BUS = RC2RB_RAD4
194PORT dac4_cs = "controller_dac_cs", DIR = O, BUS = RC2RB_RAD4
195PORT radio4_SHDN = "controller_SHDN", DIR = O, BUS = RC2RB_RAD4
196PORT radio4_TxEn = "controller_TxEn", DIR = O, BUS = RC2RB_RAD4
197PORT radio4_RxEn = "controller_RxEn", DIR = O, BUS = RC2RB_RAD4
198PORT radio4_RxHP = "controller_RxHP", DIR = O, BUS = RC2RB_RAD4
199PORT radio4_24PA = "controller_24PA", DIR = O, BUS = RC2RB_RAD4
200PORT radio4_5PA = "controller_5PA", DIR = O, BUS = RC2RB_RAD4
201PORT radio4_ANTSW = "controller_ANTSW", DIR = O, VEC = [0:1], BUS = RC2RB_RAD4
202PORT radio4_LED = "controller_LED", DIR = O, VEC = [0:2], BUS = RC2RB_RAD4
203PORT radio4_ADC_RX_DCS = "controller_RX_ADC_DCS", DIR = O, BUS = RC2RB_RAD4
204PORT radio4_ADC_RX_DFS = "controller_RX_ADC_DFS", DIR = O, BUS = RC2RB_RAD4
205PORT radio4_ADC_RX_OTRA = "controller_RX_ADC_OTRA", DIR = I, BUS = RC2RB_RAD4
206PORT radio4_ADC_RX_OTRB = "controller_RX_ADC_OTRB", DIR = I, BUS = RC2RB_RAD4
207PORT radio4_ADC_RX_PWDNA = "controller_RX_ADC_PWDNA", DIR = O, BUS = RC2RB_RAD4
208PORT radio4_ADC_RX_PWDNB = "controller_RX_ADC_PWDNB", DIR = O, BUS = RC2RB_RAD4
209PORT radio4_DIPSW = "controller_DIPSW", DIR = I, VEC = [0:3], BUS = RC2RB_RAD4
210PORT radio4_RSSI_ADC_CLAMP = "controller_RSSI_ADC_CLAMP", DIR = O, BUS = RC2RB_RAD4
211PORT radio4_RSSI_ADC_HIZ = "controller_RSSI_ADC_HIZ", DIR = O, BUS = RC2RB_RAD4
212PORT radio4_RSSI_ADC_OTR = "controller_RSSI_ADC_OTR", DIR = I, BUS = RC2RB_RAD4
213PORT radio4_RSSI_ADC_SLEEP = "controller_RSSI_ADC_SLEEP", DIR = O, BUS = RC2RB_RAD4
214PORT radio4_RSSI_ADC_D = "controller_RSSI_ADC_D", DIR = I, VEC = [0:9], BUS = RC2RB_RAD4
215PORT radio4_LD = "controller_LD", DIR = I, BUS = RC2RB_RAD4
216PORT radio4_TX_DAC_PLL_LOCK = "controller_DAC_PLL_LOCK", DIR = I, BUS = RC2RB_RAD4
217PORT radio4_TX_DAC_RESET = "controller_DAC_RESET", DIR = O, BUS = RC2RB_RAD4
218PORT radio4_SHDN_external = "controller_SHDN_external", DIR = I, BUS = RC2RB_RAD4
219PORT radio4_TxEn_external = "controller_TxEn_external", DIR = I, BUS = RC2RB_RAD4
220PORT radio4_RxEn_external = "controller_RxEn_external", DIR = I, BUS = RC2RB_RAD4
221PORT radio4_RxHP_external = "controller_RxHP_external", DIR = I, BUS = RC2RB_RAD4
222PORT radio4_TxStart = "controller_TxStart", DIR = O, BUS = RC2RB_RAD4
223PORT radio4_TxGain = "controller_Tx_gain", DIR = O, VEC = [0:5], BUS = RC2RB_RAD4
224
225END
Note: See TracBrowser for help on using the repository browser.