source: PlatformSupport/CustomPeripherals/pcores/simple_spi_v1_00_a/data/simple_spi_v2_1_0.mpd

Last change on this file was 2445, checked in by murphpo, 10 years ago
File size: 3.1 KB
Line 
1BEGIN simple_spi
2
3## Peripheral Options
4OPTION IPTYPE = PERIPHERAL
5OPTION IMP_NETLIST = TRUE
6OPTION HDL = MIXED
7OPTION IP_GROUP = MICROBLAZE:USER
8OPTION ARCH_SUPPORT_MAP = (virtex6=DEVELOPMENT)
9OPTION DESC = WARP v3 AD Controller (AXI)
10OPTION LONG_DESC="Implements simple SPI master"
11
12IO_INTERFACE IO_IF = SPI_PINS, IO_TYPE = SPI_PINS
13
14## Bus Interfaces
15BUS_INTERFACE BUS = S_AXI, BUS_STD = AXI, BUS_TYPE = SLAVE
16
17## Generics for VHDL or Parameters for Verilog
18PARAMETER C_S_AXI_DATA_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
19PARAMETER C_S_AXI_ADDR_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
20PARAMETER C_S_AXI_MIN_SIZE = 0x000001ff, DT = std_logic_vector, BUS = S_AXI
21PARAMETER C_USE_WSTRB = 0, DT = INTEGER
22PARAMETER C_DPHASE_TIMEOUT = 0, DT = INTEGER
23PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = S_AXI
24PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = S_AXI
25PARAMETER C_FAMILY = virtex6, DT = STRING
26PARAMETER C_NUM_REG = 1, DT = INTEGER
27PARAMETER C_NUM_MEM = 1, DT = INTEGER
28PARAMETER C_SLV_AWIDTH = 32, DT = INTEGER
29PARAMETER C_SLV_DWIDTH = 32, DT = INTEGER
30PARAMETER C_S_AXI_PROTOCOL = AXI4LITE, TYPE = NON_HDL, ASSIGNMENT = CONSTANT, DT = STRING, BUS = S_AXI
31
32## Ports
33PORT S_AXI_ACLK = "", DIR = I, SIGIS = CLK, BUS = S_AXI
34PORT S_AXI_ARESETN = ARESETN, DIR = I, SIGIS = RST, BUS = S_AXI
35PORT S_AXI_AWADDR = AWADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
36PORT S_AXI_AWVALID = AWVALID, DIR = I, BUS = S_AXI
37PORT S_AXI_WDATA = WDATA, DIR = I, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
38PORT S_AXI_WSTRB = WSTRB, DIR = I, VEC = [((C_S_AXI_DATA_WIDTH/8)-1):0], ENDIAN = LITTLE, BUS = S_AXI
39PORT S_AXI_WVALID = WVALID, DIR = I, BUS = S_AXI
40PORT S_AXI_BREADY = BREADY, DIR = I, BUS = S_AXI
41PORT S_AXI_ARADDR = ARADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
42PORT S_AXI_ARVALID = ARVALID, DIR = I, BUS = S_AXI
43PORT S_AXI_RREADY = RREADY, DIR = I, BUS = S_AXI
44PORT S_AXI_ARREADY = ARREADY, DIR = O, BUS = S_AXI
45PORT S_AXI_RDATA = RDATA, DIR = O, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
46PORT S_AXI_RRESP = RRESP, DIR = O, VEC = [1:0], BUS = S_AXI
47PORT S_AXI_RVALID = RVALID, DIR = O, BUS = S_AXI
48PORT S_AXI_WREADY = WREADY, DIR = O, BUS = S_AXI
49PORT S_AXI_BRESP = BRESP, DIR = O, VEC = [1:0], BUS = S_AXI
50PORT S_AXI_BVALID = BVALID, DIR = O, BUS = S_AXI
51PORT S_AXI_AWREADY = AWREADY, DIR = O, BUS = S_AXI
52
53PORT spi_sclk = "", DIR = O, IO_IF=SPI_PINS, IO_IS=SPI_PINS_spi_sclk
54PORT spi_cs_n = "", DIR = O, IO_IF=SPI_PINS, IO_IS=SPI_PINS_spi_cs_n
55PORT spi_mosi = "", DIR = O, IO_IF=SPI_PINS, IO_IS=SPI_PINS_spi_mosi
56PORT spi_miso = "", DIR = I, IO_IF=SPI_PINS, IO_IS=SPI_PINS_spi_miso
57
58PORT spi_enable_n = "", DIR = O, IO_IF=SPI_PINS, IO_IS=SPI_PINS_spi_enable_n
59PORT cfg_req_n = "", DIR = O, IO_IF=SPI_PINS, IO_IS=SPI_PINS_cfg_req_n
60PORT cfg_sel = "", DIR = O, VEC = [2:0], IO_IF=SPI_PINS, IO_IS=SPI_PINS_cfg_sel
61
62END
Note: See TracBrowser for help on using the repository browser.