source: PlatformSupport/CustomPeripherals/pcores/sw_intr_util_v1_00_a/data/sw_intr_util_v2_1_0.mpd

Last change on this file was 6302, checked in by murphpo, 6 years ago

New pcore to realize software-generated interrupts in MB+axi_intc designs

File size: 2.7 KB
Line 
1BEGIN sw_intr_util
2
3## Peripheral Options
4OPTION IPTYPE = PERIPHERAL
5OPTION IMP_NETLIST = TRUE
6OPTION HDL = MIXED
7OPTION IP_GROUP = MICROBLAZE:USER
8OPTION DESC = SW_INTR_UTIL
9OPTION ARCH_SUPPORT_MAP = (others=DEVELOPMENT)
10
11
12## Bus Interfaces
13BUS_INTERFACE BUS = S_AXI, BUS_STD = AXI, BUS_TYPE = SLAVE
14
15## Generics for VHDL or Parameters for Verilog
16PARAMETER C_S_AXI_DATA_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
17PARAMETER C_S_AXI_ADDR_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
18PARAMETER C_S_AXI_MIN_SIZE = 0x000001ff, DT = std_logic_vector, BUS = S_AXI
19PARAMETER C_USE_WSTRB = 0, DT = INTEGER
20PARAMETER C_DPHASE_TIMEOUT = 8, DT = INTEGER
21PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = S_AXI
22PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = S_AXI
23PARAMETER C_FAMILY = virtex6, DT = STRING
24PARAMETER C_NUM_REG = 1, DT = INTEGER
25PARAMETER C_NUM_MEM = 1, DT = INTEGER
26PARAMETER C_SLV_AWIDTH = 32, DT = INTEGER
27PARAMETER C_SLV_DWIDTH = 32, DT = INTEGER
28PARAMETER C_S_AXI_PROTOCOL = AXI4LITE, TYPE = NON_HDL, ASSIGNMENT = CONSTANT, DT = STRING, BUS = S_AXI
29
30## Ports
31PORT S_AXI_ACLK = "", DIR = I, SIGIS = CLK, BUS = S_AXI
32PORT S_AXI_ARESETN = ARESETN, DIR = I, SIGIS = RST, BUS = S_AXI
33PORT S_AXI_AWADDR = AWADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
34PORT S_AXI_AWVALID = AWVALID, DIR = I, BUS = S_AXI
35PORT S_AXI_WDATA = WDATA, DIR = I, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
36PORT S_AXI_WSTRB = WSTRB, DIR = I, VEC = [((C_S_AXI_DATA_WIDTH/8)-1):0], ENDIAN = LITTLE, BUS = S_AXI
37PORT S_AXI_WVALID = WVALID, DIR = I, BUS = S_AXI
38PORT S_AXI_BREADY = BREADY, DIR = I, BUS = S_AXI
39PORT S_AXI_ARADDR = ARADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
40PORT S_AXI_ARVALID = ARVALID, DIR = I, BUS = S_AXI
41PORT S_AXI_RREADY = RREADY, DIR = I, BUS = S_AXI
42PORT S_AXI_ARREADY = ARREADY, DIR = O, BUS = S_AXI
43PORT S_AXI_RDATA = RDATA, DIR = O, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
44PORT S_AXI_RRESP = RRESP, DIR = O, VEC = [1:0], BUS = S_AXI
45PORT S_AXI_RVALID = RVALID, DIR = O, BUS = S_AXI
46PORT S_AXI_WREADY = WREADY, DIR = O, BUS = S_AXI
47PORT S_AXI_BRESP = BRESP, DIR = O, VEC = [1:0], BUS = S_AXI
48PORT S_AXI_BVALID = BVALID, DIR = O, BUS = S_AXI
49PORT S_AXI_AWREADY = AWREADY, DIR = O, BUS = S_AXI
50
51PORT intrA_out = "", DIR = O, SIGIS = INTERRUPT, SENSITIVITY = LEVEL_HIGH, INTERRUPT_PRIORITY = HIGH
52PORT intrB_out = "", DIR = O, SIGIS = INTERRUPT, SENSITIVITY = LEVEL_HIGH, INTERRUPT_PRIORITY = HIGH
53
54END
Note: See TracBrowser for help on using the repository browser.