source: PlatformSupport/CustomPeripherals/pcores/w3_ad_controller_axi_v3_01_a/data/w3_ad_controller_axi_v2_1_0.mpd

Last change on this file was 1927, checked in by murphpo, 11 years ago

AXI versions of WARP v3 support cores

File size: 4.3 KB
Line 
1###################################################################
2##
3## Name     : w3_ad_controller_axi
4## Desc     : Microprocessor Peripheral Description
5##          : Automatically generated by PsfUtility
6##
7###################################################################
8
9BEGIN w3_ad_controller_axi
10
11## Peripheral Options
12OPTION IPTYPE = PERIPHERAL
13OPTION IMP_NETLIST = TRUE
14OPTION HDL = MIXED
15OPTION IP_GROUP = MICROBLAZE:USER
16OPTION ARCH_SUPPORT_MAP = (virtex6=DEVELOPMENT)
17OPTION DESC = WARP v3 AD Controller (AXI)
18OPTION LONG_DESC="Implements SPI master and other logic for configuring the AD9963 ADCs/DACs on the WARP v3 board and FMC-RF-2X245 module"
19
20IO_INTERFACE IO_IF = RFA_AD, IO_TYPE = W3_RF_AD_V1
21IO_INTERFACE IO_IF = RFB_AD, IO_TYPE = W3_RF_AD_V1
22IO_INTERFACE IO_IF = RFC_AD, IO_TYPE = W3_RF_AD_V1
23IO_INTERFACE IO_IF = RFD_AD, IO_TYPE = W3_RF_AD_V1
24
25## Bus Interfaces
26BUS_INTERFACE BUS = S_AXI, BUS_STD = AXI, BUS_TYPE = SLAVE
27
28## Generics for VHDL or Parameters for Verilog
29PARAMETER C_S_AXI_DATA_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
30PARAMETER C_S_AXI_ADDR_WIDTH = 32, DT = INTEGER, BUS = S_AXI, ASSIGNMENT = CONSTANT
31PARAMETER C_S_AXI_MIN_SIZE = 0x000001ff, DT = std_logic_vector, BUS = S_AXI
32PARAMETER C_USE_WSTRB = 0, DT = INTEGER
33PARAMETER C_DPHASE_TIMEOUT = 0, DT = INTEGER
34PARAMETER C_BASEADDR = 0xffffffff, DT = std_logic_vector, MIN_SIZE = 0x100, PAIR = C_HIGHADDR, ADDRESS = BASE, BUS = S_AXI
35PARAMETER C_HIGHADDR = 0x00000000, DT = std_logic_vector, PAIR = C_BASEADDR, ADDRESS = HIGH, BUS = S_AXI
36PARAMETER C_FAMILY = virtex6, DT = STRING
37PARAMETER C_NUM_REG = 1, DT = INTEGER
38PARAMETER C_NUM_MEM = 1, DT = INTEGER
39PARAMETER C_SLV_AWIDTH = 32, DT = INTEGER
40PARAMETER C_SLV_DWIDTH = 32, DT = INTEGER
41PARAMETER C_S_AXI_PROTOCOL = AXI4LITE, TYPE = NON_HDL, ASSIGNMENT = CONSTANT, DT = STRING, BUS = S_AXI
42
43## Ports
44PORT S_AXI_ACLK = "", DIR = I, SIGIS = CLK, BUS = S_AXI
45PORT S_AXI_ARESETN = ARESETN, DIR = I, SIGIS = RST, BUS = S_AXI
46PORT S_AXI_AWADDR = AWADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
47PORT S_AXI_AWVALID = AWVALID, DIR = I, BUS = S_AXI
48PORT S_AXI_WDATA = WDATA, DIR = I, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
49PORT S_AXI_WSTRB = WSTRB, DIR = I, VEC = [((C_S_AXI_DATA_WIDTH/8)-1):0], ENDIAN = LITTLE, BUS = S_AXI
50PORT S_AXI_WVALID = WVALID, DIR = I, BUS = S_AXI
51PORT S_AXI_BREADY = BREADY, DIR = I, BUS = S_AXI
52PORT S_AXI_ARADDR = ARADDR, DIR = I, VEC = [(C_S_AXI_ADDR_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
53PORT S_AXI_ARVALID = ARVALID, DIR = I, BUS = S_AXI
54PORT S_AXI_RREADY = RREADY, DIR = I, BUS = S_AXI
55PORT S_AXI_ARREADY = ARREADY, DIR = O, BUS = S_AXI
56PORT S_AXI_RDATA = RDATA, DIR = O, VEC = [(C_S_AXI_DATA_WIDTH-1):0], ENDIAN = LITTLE, BUS = S_AXI
57PORT S_AXI_RRESP = RRESP, DIR = O, VEC = [1:0], BUS = S_AXI
58PORT S_AXI_RVALID = RVALID, DIR = O, BUS = S_AXI
59PORT S_AXI_WREADY = WREADY, DIR = O, BUS = S_AXI
60PORT S_AXI_BRESP = BRESP, DIR = O, VEC = [1:0], BUS = S_AXI
61PORT S_AXI_BVALID = BVALID, DIR = O, BUS = S_AXI
62PORT S_AXI_AWREADY = AWREADY, DIR = O, BUS = S_AXI
63
64PORT RFA_AD_spi_sclk = "", DIR = O, IO_IF=RFA_AD, IO_IS=RFA_AD_spi_sclk
65PORT RFA_AD_spi_cs_n = "", DIR = O, IO_IF=RFA_AD, IO_IS=RFA_AD_spi_cs_n
66PORT RFA_AD_reset_n = "", DIR = O, IO_IF=RFA_AD, IO_IS=RFA_AD_reset_n
67PORT RFA_AD_spi_sdio = "", DIR = IO, THREE_STATE = FALSE, IO_IF=RFA_AD, IO_IS=RFA_AD_spi_sdio
68
69PORT RFB_AD_spi_sclk = "", DIR = O, IO_IF=RFB_AD, IO_IS=RFB_AD_spi_sclk
70PORT RFB_AD_spi_cs_n = "", DIR = O, IO_IF=RFB_AD, IO_IS=RFB_AD_spi_cs_n
71PORT RFB_AD_reset_n = "", DIR = O, IO_IF=RFB_AD, IO_IS=RFB_AD_reset_n
72PORT RFB_AD_spi_sdio = "", DIR = IO, THREE_STATE = FALSE, IO_IF=RFB_AD, IO_IS=RFB_AD_spi_sdio
73
74PORT RFC_AD_spi_sclk = "", DIR = O, IO_IF=RFC_AD, IO_IS=RFC_AD_spi_sclk
75PORT RFC_AD_spi_cs_n = "", DIR = O, IO_IF=RFC_AD, IO_IS=RFC_AD_spi_cs_n
76PORT RFC_AD_reset_n = "", DIR = O, IO_IF=RFC_AD, IO_IS=RFC_AD_reset_n
77PORT RFC_AD_spi_sdio = "", DIR = IO, THREE_STATE = FALSE, IO_IF=RFC_AD, IO_IS=RFC_AD_spi_sdio
78
79PORT RFD_AD_spi_sclk = "", DIR = O, IO_IF=RFD_AD, IO_IS=RFD_AD_spi_sclk
80PORT RFD_AD_spi_cs_n = "", DIR = O, IO_IF=RFD_AD, IO_IS=RFD_AD_spi_cs_n
81PORT RFD_AD_reset_n = "", DIR = O, IO_IF=RFD_AD, IO_IS=RFD_AD_reset_n
82PORT RFD_AD_spi_sdio = "", DIR = IO, THREE_STATE = FALSE, IO_IF=RFD_AD, IO_IS=RFD_AD_spi_sdio
83
84END
Note: See TracBrowser for help on using the repository browser.