source: PlatformSupport/XBD/boards/Rice_University_WARP_FPGA_V4FX100_v21_ClkBoard/data/Rice_University_WARP_FPGA_V4FX100_v21_ClkBoard_v2_2_0.xbd

Last change on this file was 1703, checked in by murphpo, 12 years ago

XBD debugging

File size: 145.6 KB
Line 
1# -------------------------------------------------------------
2#  Copyright (c) 2009 Rice University
3#  All Rights Reserved
4#  This code is covered by the Rice-WARP license
5#  See http://warp.rice.edu/license/ for details
6# -------------------------------------------------------------
7
8ATTRIBUTE VENDOR = Rice University - WARP Project
9ATTRIBUTE SPEC_URL = http://warp.rice.edu/
10ATTRIBUTE CONTACT_INFO_URL= http://warp.rice.edu/
11ATTRIBUTE NAME = WARP Kits (FPGA/Clock/Radio Boards)
12ATTRIBUTE REVISION = FPGA 2.1 / Radio 1.4 / Clock 1.1 (For use by Rice only!) (XPS 10 Version)
13ATTRIBUTE DESC = Rice University WARP
14ATTRIBUTE LONG_DESC = 'This board utilizes a Xilinx Virtex-4 FPGA XC4VFX100-FF1517-11C. The peripherals included thus far are LEDs, Pushbuttons, Hex Displays, SystemACE, DipSW, Clock Board Controller, Serial Port 0 and 1, Trimode Ethernet MAC, 2GB DDR2 SO-DIMM Memory, Radio Controller and Bridges for all 4 slots, Analog Bridge for slot 4, User IO Board bridge for slot 1.'
15
16BEGIN IO_INTERFACE
17    ATTRIBUTE IOTYPE = XIL_CLOCK_V1
18    ATTRIBUTE INSTANCE = clkgen
19    PARAMETER CLK_FREQ = 40000000, IO_IS=clk_freq, RANGE=(40000000) # 40 MHz
20    PORT SYSCLK = CLK_40MHZ_OSC, IO_IS=ext_clk
21END
22
23# Defines the reset interface.  Currently set to use first push button
24BEGIN IO_INTERFACE
25    ATTRIBUTE IOTYPE = XIL_RESET_V1
26    ATTRIBUTE INSTANCE = rst_0
27    PARAMETER RST_POLARITY =1, IO_IS=polarity, VALUE_NOTE=Active HIGH
28    PORT INIT =  CONN_INIT_INIT, IO_IS=ext_rst
29END
30
31BEGIN IO_INTERFACE
32    ATTRIBUTE IOTYPE = WARP_V4_USERIO_V1
33    ATTRIBUTE INSTANCE = warp_v4_userio_all
34    PARAMETER C_ADDRESS_0 = 0x40, IO_IS = address_0
35    PARAMETER C_ADDRESS_1 = 0x42, IO_IS = address_1
36    PARAMETER C_I2C_DIVIDER = 0x40, IO_IS = i2c_divider
37   
38    PORT LED0 = CONN_LEDs_LED0, IO_IS = leds_out[0]
39    PORT LED1 = CONN_LEDs_LED1, IO_IS = leds_out[1]
40    PORT LED2 = CONN_LEDs_LED2, IO_IS = leds_out[2]
41    PORT LED3 = CONN_LEDs_LED3, IO_IS = leds_out[3]
42    PORT LED4 = CONN_LEDs_LED4, IO_IS = leds_out[4]
43    PORT LED5 = CONN_LEDs_LED5, IO_IS = leds_out[5]
44    PORT LED6 = CONN_LEDs_LED6, IO_IS = leds_out[6]
45    PORT LED7 = CONN_LEDs_LED7, IO_IS = leds_out[7]
46   
47    PORT SW_0 = SW_0, IO_IS = dipsw_in[0]
48    PORT SW_1 = SW_1, IO_IS = dipsw_in[1]
49    PORT SW_2 = SW_2, IO_IS = dipsw_in[2]
50    PORT SW_3 = SW_3, IO_IS = dipsw_in[3]
51
52    PORT PUSHU = CONN_PUSHU, IO_IS = pb_in[0]
53    PORT PUSHL = CONN_PUSHL, IO_IS = pb_in[1]
54    PORT PUSHR = CONN_PUSHR, IO_IS = pb_in[2]
55    PORT PUSHC = CONN_PUSHC, IO_IS = pb_in[3]
56
57    PORT SCL = iic_scl, IO_IS = scl
58    PORT SDA = iic_sda, IO_IS = sda
59END
60
61# This is the serial port 0.
62BEGIN IO_INTERFACE
63    ATTRIBUTE IOTYPE = XIL_UART_V1
64    ATTRIBUTE INSTANCE = rs232_db9
65    PORT RXD = CONN_RXD_DB9, IO_IS=serial_in
66    PORT TXD = CONN_TXD_DB9, IO_IS=serial_out
67END
68
69# This is the serial port 1.
70BEGIN IO_INTERFACE
71    ATTRIBUTE IOTYPE = XIL_UART_V1
72    ATTRIBUTE INSTANCE = rs232_usb
73    PORT RXD = CONN_RXD_USB, IO_IS=serial_in
74    PORT TXD = CONN_TXD_USB, IO_IS=serial_out
75END
76
77# SystemACE Compact Flash microprocessor interface
78BEGIN IO_INTERFACE
79    ATTRIBUTE IOTYPE = XIL_SYSACE_V1
80    ATTRIBUTE INSTANCE = sysace_compactflash
81    PARAMETER C_MEM_WIDTH =8, IO_IS=mem_data_bus_width 
82    PORT X104_5_OUT = sysace_clk, IO_IS=clk_in
83    PORT X104_1_OE = sysace_clk_oe_n, IO_IS=clk_enable_n, INITIALVAL = VCC
84    PORT MPA00 = sysace_mpa_0, IO_IS = address[0]
85    PORT MPA01 = sysace_mpa_1, IO_IS = address[1]
86    PORT MPA02 = sysace_mpa_2, IO_IS = address[2]
87    PORT MPA03 = sysace_mpa_3, IO_IS = address[3]
88    PORT MPA04 = sysace_mpa_4, IO_IS = address[4]
89    PORT MPA05 = sysace_mpa_5, IO_IS = address[5]
90    PORT MPA06 = sysace_mpa_6, IO_IS = address[6]
91    PORT MPD00 = sysace_mpd_0, IO_IS = data[0]   
92    PORT MPD01 = sysace_mpd_1, IO_IS = data[1]   
93    PORT MPD02 = sysace_mpd_2, IO_IS = data[2]   
94    PORT MPD03 = sysace_mpd_3, IO_IS = data[3]   
95    PORT MPD04 = sysace_mpd_4, IO_IS = data[4]   
96    PORT MPD05 = sysace_mpd_5, IO_IS = data[5]   
97    PORT MPD06 = sysace_mpd_6, IO_IS = data[6]   
98    PORT MPD07 = sysace_mpd_7, IO_IS = data[7]
99    PORT MPCE  = sysace_mpce, IO_IS=chip_enable 
100    PORT MPOE  = sysace_mpoe, IO_IS=output_enable
101    PORT MPWE  = sysace_mpwe, IO_IS=write_enable
102    PORT MPIRQ = sysace_mpirq, IO_IS=intr_out     
103END
104
105# Ethernet MAC
106BEGIN IO_INTERFACE
107    ATTRIBUTE IOTYPE = XIL_TEMAC_V1
108    ATTRIBUTE INSTANCE = TriMode_MAC_GMII
109    ATTRIBUTE EXCLUSIVE =  Ethernet
110    # hard_temac params
111    PARAMETER C_PHY_TYPE = 1, IO_IS=C_PHY_TYPE
112    PARAMETER C_EMAC1_PRESENT = 0, IO_IS=C_EMAC1_PRESENT
113    # plb_temac params
114    PARAMETER C_TEMAC_INST = 0, IO_IS=C_TEMAC_INST
115    PARAMETER C_TEMAC_BOTH_USED = 0, IO_IS=C_TEMAC_BOTH_USED
116    PARAMETER C_NUM_IDELAYCTRL = 2
117    PARAMETER C_IDELAYCTRL_LOC = IDELAYCTRL_X1Y5-IDELAYCTRL_X1Y6
118    # hard_temac ports
119    PORT GMII_TXD_0_7 = GMII_TXD_0_7_s, IO_IS=GMII_TXD_0[7]
120    PORT GMII_TXD_0_6 = GMII_TXD_0_6_s, IO_IS=GMII_TXD_0[6]
121    PORT GMII_TXD_0_5 = GMII_TXD_0_5_s, IO_IS=GMII_TXD_0[5]
122    PORT GMII_TXD_0_4 = GMII_TXD_0_4_s, IO_IS=GMII_TXD_0[4]
123    PORT GMII_TXD_0_3 = GMII_TXD_0_3_s, IO_IS=GMII_TXD_0[3]
124    PORT GMII_TXD_0_2 = GMII_TXD_0_2_s, IO_IS=GMII_TXD_0[2]
125    PORT GMII_TXD_0_1 = GMII_TXD_0_1_s, IO_IS=GMII_TXD_0[1]
126    PORT GMII_TXD_0_0 = GMII_TXD_0_0_s, IO_IS=GMII_TXD_0[0]
127    PORT GMII_TX_EN_0 = GMII_TX_EN_0_s, IO_IS=GMII_TX_EN_0
128    PORT GMII_TX_ER_0 = GMII_TX_ER_0_s, IO_IS=GMII_TX_ER_0
129    PORT GMII_TX_CLK_0 = GMII_TX_CLK_0_s, IO_IS=GMII_TX_CLK_0
130    PORT GMII_RXD_0_7 = GMII_RXD_0_7_s, IO_IS=GMII_RXD_0[7]
131    PORT GMII_RXD_0_6 = GMII_RXD_0_6_s, IO_IS=GMII_RXD_0[6]
132    PORT GMII_RXD_0_5 = GMII_RXD_0_5_s, IO_IS=GMII_RXD_0[5]
133    PORT GMII_RXD_0_4 = GMII_RXD_0_4_s, IO_IS=GMII_RXD_0[4]
134    PORT GMII_RXD_0_3 = GMII_RXD_0_3_s, IO_IS=GMII_RXD_0[3]
135    PORT GMII_RXD_0_2 = GMII_RXD_0_2_s, IO_IS=GMII_RXD_0[2]
136    PORT GMII_RXD_0_1 = GMII_RXD_0_1_s, IO_IS=GMII_RXD_0[1]
137    PORT GMII_RXD_0_0 = GMII_RXD_0_0_s, IO_IS=GMII_RXD_0[0]
138    PORT GMII_RX_DV_0 = GMII_RX_DV_0_s, IO_IS=GMII_RX_DV_0
139    PORT GMII_RX_ER_0 = GMII_RX_ER_0_s, IO_IS=GMII_RX_ER_0
140    PORT GMII_RX_CLK_0 = GMII_RX_CLK_0_s, IO_IS=GMII_RX_CLK_0
141    PORT MII_TX_CLK_0 = MII_TX_CLK_0_s, IO_IS=MII_TX_CLK_0
142    PORT GMII_COL_0 = GMII_COL_0_s, IO_IS=GMII_COL_0
143    PORT GMII_CRS_0 = GMII_CRS_0_s, IO_IS=GMII_CRS_0
144    PORT MDIO_0 = MDIO_0_s, IO_IS=MDIO_0
145    PORT MDC_0 = MDC_0_s, IO_IS=MDC_0
146    # plb_temac ports
147    PORT PhyResetN = phy_rst_n_s, IO_IS=PhyResetN
148END
149
150# Clock board configurator
151BEGIN IO_INTERFACE
152    ATTRIBUTE IOTYPE = WARP_CLKBRD_CONFIG_V1
153    ATTRIBUTE INSTANCE = clk_board_config
154
155    PORT sys_clk = CLK_100MHZ_OSC
156    PORT sys_rst = net_gnd
157    PORT cfg_radio_dat_out = clk_board_radio_DO
158    PORT cfg_radio_csb_out = clk_board_radio_CS
159    PORT cfg_radio_en_out = clk_board_radio_EN
160    PORT cfg_radio_clk_out = clk_board_radio_CLK
161    PORT cfg_logic_dat_out = clk_board_logic_DO
162    PORT cfg_logic_csb_out = clk_board_logic_CS
163    PORT cfg_logic_en_out = clk_board_logic_EN
164    PORT cfg_logic_clk_out = clk_board_logic_CLK
165END
166
167
168# 2GB DDR2 memory
169BEGIN IO_INTERFACE
170    ATTRIBUTE IOTYPE = XIL_MEMORY_V1
171    ATTRIBUTE INSTANCE = DDR2_SDRAM_2GB
172    ATTRIBUTE EXCLUSIVE = ddr2memory
173    PARAMETER C_MEM_PARTNO = "MT16HTF25664H-667", IO_IS = C_MEM_PARTNO
174    PARAMETER C_BASEADDR = 0x00000000, IO_IS = C_BASEADDR
175    PARAMETER C_HIGHADDR = 0x7fffffff, IO_IS = C_HIGHADDR
176    PARAMETER C_MEM_TYPE = DDR2, IO_IS = C_MEM_TYPE
177    PARAMETER C_NUM_IDELAYCTRL = 4, IO_IS = C_NUM_IDELAYCTRL #4
178    PARAMETER C_IDELAYCTRL_LOC = IDELAYCTRL_X0Y0-IDELAYCTRL_X0Y1-IDELAYCTRL_X2Y1-IDELAYCTRL_X2Y0, IO_IS = C_IDELAYCTRL_LOC
179    PARAMETER C_MEM_DATA_WIDTH = 64, IO_IS = C_MEMD_DATA_WIDTH
180    PARAMETER C_MEM_DQS_WIDTH = 8, IO_IS = C_MEM_DQS_WIDTH
181    PARAMETER C_MEM_DM_WIDTH = 8, IO_IS = C_MEM_DM_WIDTH
182    PARAMETER C_MEM_ADDR_WIDTH = 14, IO_IS = C_MEM_ADDR_WIDTH
183    PARAMETER C_MEM_BANKADDR_WIDTH = 3, IO_IS = C_MEM_BANKADDR_WIDTH
184   
185    PORT DDR2_Addr_0 = ddr2_2gb_addr_0, IO_IS = ddr2_address[0]
186    PORT DDR2_Addr_1 = ddr2_2gb_addr_1, IO_IS = ddr2_address[1]
187    PORT DDR2_Addr_2 = ddr2_2gb_addr_2, IO_IS = ddr2_address[2]
188    PORT DDR2_Addr_3 = ddr2_2gb_addr_3, IO_IS = ddr2_address[3]
189    PORT DDR2_Addr_4 = ddr2_2gb_addr_4, IO_IS = ddr2_address[4]
190    PORT DDR2_Addr_5 = ddr2_2gb_addr_5, IO_IS = ddr2_address[5]
191    PORT DDR2_Addr_6 = ddr2_2gb_addr_6, IO_IS = ddr2_address[6]
192    PORT DDR2_Addr_7 = ddr2_2gb_addr_7, IO_IS = ddr2_address[7]
193    PORT DDR2_Addr_8 = ddr2_2gb_addr_8, IO_IS = ddr2_address[8]
194    PORT DDR2_Addr_9 = ddr2_2gb_addr_9, IO_IS = ddr2_address[9]
195    PORT DDR2_Addr_10 = ddr2_2gb_addr_10, IO_IS = ddr2_address[10]
196    PORT DDR2_Addr_11 = ddr2_2gb_addr_11, IO_IS = ddr2_address[11]
197    PORT DDR2_Addr_12 = ddr2_2gb_addr_12, IO_IS = ddr2_address[12]
198    PORT DDR2_Addr_13 = ddr2_2gb_addr_13, IO_IS = ddr2_address[13]
199    PORT DDR2_BankAddr_0 = ddr2_2gb_bankaddr_0, IO_IS = ddr2_BankAddr[0]
200    PORT DDR2_BankAddr_1 = ddr2_2gb_bankaddr_1, IO_IS = ddr2_BankAddr[1]
201    PORT DDR2_BankAddr_2 = ddr2_2gb_bankaddr_2, IO_IS = ddr2_BankAddr[2]
202    PORT DDR2_CASn = ddr2_2gb_casn, IO_IS = ddr2_col_addr_select
203    PORT DDR2_CKE_0 = ddr2_2gb_cke_0, IO_IS = ddr2_clk_enable[0]
204    PORT DDR2_CKE_1 = ddr2_2gb_cke_1, IO_IS = ddr2_clk_enable[1]
205    PORT DDR2_CSn_0 = ddr2_2gb_csn_0, IO_IS = ddr2_chip_select[0]
206    PORT DDR2_CSn_1 = ddr2_2gb_csn_1, IO_IS = ddr2_chip_select[1]
207    PORT DDR2_RASn = ddr2_2gb_rasn, IO_IS = ddr2_row_addr_select
208    PORT DDR2_WEn = ddr2_2gb_wen, IO_IS = ddr2_write_enable
209    PORT DDR2_DM_0 = ddr2_2gb_dm_0, IO_IS = ddr2_data_mask[0]
210    PORT DDR2_DM_1 = ddr2_2gb_dm_1, IO_IS = ddr2_data_mask[1]
211    PORT DDR2_DM_2 = ddr2_2gb_dm_2, IO_IS = ddr2_data_mask[2]
212    PORT DDR2_DM_3 = ddr2_2gb_dm_3, IO_IS = ddr2_data_mask[3]
213    PORT DDR2_DM_4 = ddr2_2gb_dm_4, IO_IS = ddr2_data_mask[4]
214    PORT DDR2_DM_5 = ddr2_2gb_dm_5, IO_IS = ddr2_data_mask[5]
215    PORT DDR2_DM_6 = ddr2_2gb_dm_6, IO_IS = ddr2_data_mask[6]
216    PORT DDR2_DM_7 = ddr2_2gb_dm_7, IO_IS = ddr2_data_mask[7]
217    PORT DDR2_DQS_0 = ddr2_2gb_dqs_0, IO_IS = ddr2_data_strobe[0]
218    PORT DDR2_DQS_1 = ddr2_2gb_dqs_1, IO_IS = ddr2_data_strobe[1]
219    PORT DDR2_DQS_2 = ddr2_2gb_dqs_2, IO_IS = ddr2_data_strobe[2]
220    PORT DDR2_DQS_3 = ddr2_2gb_dqs_3, IO_IS = ddr2_data_strobe[3]
221    PORT DDR2_DQS_4 = ddr2_2gb_dqs_4, IO_IS = ddr2_data_strobe[4]
222    PORT DDR2_DQS_5 = ddr2_2gb_dqs_5, IO_IS = ddr2_data_strobe[5]
223    PORT DDR2_DQS_6 = ddr2_2gb_dqs_6, IO_IS = ddr2_data_strobe[6]
224    PORT DDR2_DQS_7 = ddr2_2gb_dqs_7, IO_IS = ddr2_data_strobe[7]
225    PORT DDR2_DQSn_0 = ddr2_2gb_dqsn_0, IO_IS = ddr2_data_strobe_n[0]
226    PORT DDR2_DQSn_1 = ddr2_2gb_dqsn_1, IO_IS = ddr2_data_strobe_n[1]
227    PORT DDR2_DQSn_2 = ddr2_2gb_dqsn_2, IO_IS = ddr2_data_strobe_n[2]
228    PORT DDR2_DQSn_3 = ddr2_2gb_dqsn_3, IO_IS = ddr2_data_strobe_n[3]
229    PORT DDR2_DQSn_4 = ddr2_2gb_dqsn_4, IO_IS = ddr2_data_strobe_n[4]
230    PORT DDR2_DQSn_5 = ddr2_2gb_dqsn_5, IO_IS = ddr2_data_strobe_n[5]
231    PORT DDR2_DQSn_6 = ddr2_2gb_dqsn_6, IO_IS = ddr2_data_strobe_n[6]
232    PORT DDR2_DQSn_7 = ddr2_2gb_dqsn_7, IO_IS = ddr2_data_strobe_n[7]
233    PORT DDR2_DQ_0 = ddr2_2gb_dq_0, IO_IS = ddr2_data[0]
234    PORT DDR2_DQ_1 = ddr2_2gb_dq_1, IO_IS = ddr2_data[1]
235    PORT DDR2_DQ_2 = ddr2_2gb_dq_2, IO_IS = ddr2_data[2]
236    PORT DDR2_DQ_3 = ddr2_2gb_dq_3, IO_IS = ddr2_data[3]
237    PORT DDR2_DQ_4 = ddr2_2gb_dq_4, IO_IS = ddr2_data[4]
238    PORT DDR2_DQ_5 = ddr2_2gb_dq_5, IO_IS = ddr2_data[5]
239    PORT DDR2_DQ_6 = ddr2_2gb_dq_6, IO_IS = ddr2_data[6]
240    PORT DDR2_DQ_7 = ddr2_2gb_dq_7, IO_IS = ddr2_data[7]
241    PORT DDR2_DQ_8 = ddr2_2gb_dq_8, IO_IS = ddr2_data[8]
242    PORT DDR2_DQ_9 = ddr2_2gb_dq_9, IO_IS = ddr2_data[9]
243    PORT DDR2_DQ_10 = ddr2_2gb_dq_10, IO_IS = ddr2_data[10]
244    PORT DDR2_DQ_11 = ddr2_2gb_dq_11, IO_IS = ddr2_data[11]
245    PORT DDR2_DQ_12 = ddr2_2gb_dq_12, IO_IS = ddr2_data[12]
246    PORT DDR2_DQ_13 = ddr2_2gb_dq_13, IO_IS = ddr2_data[13]
247    PORT DDR2_DQ_14 = ddr2_2gb_dq_14, IO_IS = ddr2_data[14]
248    PORT DDR2_DQ_15 = ddr2_2gb_dq_15, IO_IS = ddr2_data[15]
249    PORT DDR2_DQ_16 = ddr2_2gb_dq_16, IO_IS = ddr2_data[16]
250    PORT DDR2_DQ_17 = ddr2_2gb_dq_17, IO_IS = ddr2_data[17]
251    PORT DDR2_DQ_18 = ddr2_2gb_dq_18, IO_IS = ddr2_data[18]
252    PORT DDR2_DQ_19 = ddr2_2gb_dq_19, IO_IS = ddr2_data[19]
253    PORT DDR2_DQ_20 = ddr2_2gb_dq_20, IO_IS = ddr2_data[20]
254    PORT DDR2_DQ_21 = ddr2_2gb_dq_21, IO_IS = ddr2_data[21]
255    PORT DDR2_DQ_22 = ddr2_2gb_dq_22, IO_IS = ddr2_data[22]
256    PORT DDR2_DQ_23 = ddr2_2gb_dq_23, IO_IS = ddr2_data[23]
257    PORT DDR2_DQ_24 = ddr2_2gb_dq_24, IO_IS = ddr2_data[24]
258    PORT DDR2_DQ_25 = ddr2_2gb_dq_25, IO_IS = ddr2_data[25]
259    PORT DDR2_DQ_26 = ddr2_2gb_dq_26, IO_IS = ddr2_data[26]
260    PORT DDR2_DQ_27 = ddr2_2gb_dq_27, IO_IS = ddr2_data[27]
261    PORT DDR2_DQ_28 = ddr2_2gb_dq_28, IO_IS = ddr2_data[28]
262    PORT DDR2_DQ_29 = ddr2_2gb_dq_29, IO_IS = ddr2_data[29]
263    PORT DDR2_DQ_30 = ddr2_2gb_dq_30, IO_IS = ddr2_data[30]
264    PORT DDR2_DQ_31 = ddr2_2gb_dq_31, IO_IS = ddr2_data[31]
265    PORT DDR2_DQ_32 = ddr2_2gb_dq_32, IO_IS = ddr2_data[32]
266    PORT DDR2_DQ_33 = ddr2_2gb_dq_33, IO_IS = ddr2_data[33]
267    PORT DDR2_DQ_34 = ddr2_2gb_dq_34, IO_IS = ddr2_data[34]
268    PORT DDR2_DQ_35 = ddr2_2gb_dq_35, IO_IS = ddr2_data[35]
269    PORT DDR2_DQ_36 = ddr2_2gb_dq_36, IO_IS = ddr2_data[36]
270    PORT DDR2_DQ_37 = ddr2_2gb_dq_37, IO_IS = ddr2_data[37]
271    PORT DDR2_DQ_38 = ddr2_2gb_dq_38, IO_IS = ddr2_data[38]
272    PORT DDR2_DQ_39 = ddr2_2gb_dq_39, IO_IS = ddr2_data[39]
273    PORT DDR2_DQ_40 = ddr2_2gb_dq_40, IO_IS = ddr2_data[40]
274    PORT DDR2_DQ_41 = ddr2_2gb_dq_41, IO_IS = ddr2_data[41]
275    PORT DDR2_DQ_42 = ddr2_2gb_dq_42, IO_IS = ddr2_data[42]
276    PORT DDR2_DQ_43 = ddr2_2gb_dq_43, IO_IS = ddr2_data[43]
277    PORT DDR2_DQ_44 = ddr2_2gb_dq_44, IO_IS = ddr2_data[44]
278    PORT DDR2_DQ_45 = ddr2_2gb_dq_45, IO_IS = ddr2_data[45]
279    PORT DDR2_DQ_46 = ddr2_2gb_dq_46, IO_IS = ddr2_data[46]
280    PORT DDR2_DQ_47 = ddr2_2gb_dq_47, IO_IS = ddr2_data[47]
281    PORT DDR2_DQ_48 = ddr2_2gb_dq_48, IO_IS = ddr2_data[48]
282    PORT DDR2_DQ_49 = ddr2_2gb_dq_49, IO_IS = ddr2_data[49]
283    PORT DDR2_DQ_50 = ddr2_2gb_dq_50, IO_IS = ddr2_data[50]
284    PORT DDR2_DQ_51 = ddr2_2gb_dq_51, IO_IS = ddr2_data[51]
285    PORT DDR2_DQ_52 = ddr2_2gb_dq_52, IO_IS = ddr2_data[52]
286    PORT DDR2_DQ_53 = ddr2_2gb_dq_53, IO_IS = ddr2_data[53]
287    PORT DDR2_DQ_54 = ddr2_2gb_dq_54, IO_IS = ddr2_data[54]
288    PORT DDR2_DQ_55 = ddr2_2gb_dq_55, IO_IS = ddr2_data[55]
289    PORT DDR2_DQ_56 = ddr2_2gb_dq_56, IO_IS = ddr2_data[56]
290    PORT DDR2_DQ_57 = ddr2_2gb_dq_57, IO_IS = ddr2_data[57]
291    PORT DDR2_DQ_58 = ddr2_2gb_dq_58, IO_IS = ddr2_data[58]
292    PORT DDR2_DQ_59 = ddr2_2gb_dq_59, IO_IS = ddr2_data[59]
293    PORT DDR2_DQ_60 = ddr2_2gb_dq_60, IO_IS = ddr2_data[60]
294    PORT DDR2_DQ_61 = ddr2_2gb_dq_61, IO_IS = ddr2_data[61]
295    PORT DDR2_DQ_62 = ddr2_2gb_dq_62, IO_IS = ddr2_data[62]
296    PORT DDR2_DQ_63 = ddr2_2gb_dq_63, IO_IS = ddr2_data[63]
297#   PORT DDR2_Sleep = net_gnd, IO_IS = ddr_sleep
298#   PORT DDR2_WakeUp = net_gnd, IO_IS = ddr_wakeup
299#   PORT DDR2_Init_done = net_gnd, IO_IS = ddr_init_done
300    PORT DDR2_Clk_0 = ddr2_2gb_clk_0, IO_IS = ddr2_clk[0]
301    PORT DDR2_Clk_1 = ddr2_2gb_clk_1, IO_IS = ddr2_clk[1]
302    PORT DDR2_Clkn_0 = ddr2_2gb_clkn_0, IO_IS = ddr2_clk_n[0]
303    PORT DDR2_Clkn_1 = ddr2_2gb_clkn_1, IO_IS = ddr2_clk_n[1]
304    PORT DDR2_ODT_0 = ddr2_2gb_odt_0, IO_IS = ddr2_odt[0]
305    PORT DDR2_ODT_1 = ddr2_2gb_odt_1, IO_IS = ddr2_odt[1]
306END
307
308
309# Radio Controller
310BEGIN IO_INTERFACE
311    ATTRIBUTE IOTYPE = WARP_RADIOCONTROLLER_V1
312    ATTRIBUTE INSTANCE = radio_controller_0
313    ATTRIBUTE ALERT = 'This peripheral and at least one radio_bridge must be enabled to use the WARP radio interfaces.'
314
315    #Common SPI clock and data outputs
316    PORT controller_logic_clk = controller_logic_clk
317    PORT spi_clk = controller_spi_clk
318    PORT data_out = controller_spi_data
319
320    #SPI radio chip selects
321    PORT radio1_cs = controller_radio1_cs
322    PORT radio2_cs = controller_radio2_cs
323    PORT radio3_cs = controller_radio3_cs
324    PORT radio4_cs = controller_radio4_cs
325
326    #SPI DAC chip selects
327    PORT dac1_cs = controller_dac1_cs
328    PORT dac2_cs = controller_dac2_cs
329    PORT dac3_cs = controller_dac3_cs
330    PORT dac4_cs = controller_dac4_cs
331
332    #######################
333    # Slot #1 Radio Ports #
334    #######################
335    PORT radio1_SHDN = controller_radio1_SHDN
336    PORT radio1_TxEn = controller_radio1_TxEn
337    PORT radio1_RxEn = controller_radio1_RxEn
338    PORT radio1_RxHP = controller_radio1_RxHP
339    PORT radio1_LD = controller_radio1_LD
340    PORT radio1_24PA = controller_radio1_24PA
341    PORT radio1_5PA = controller_radio1_5PA
342    PORT radio1_ANTSW0 = controller_radio1_ANTSW0, IO_IS = radio1_antsw[0]
343    PORT radio1_ANTSW1 = controller_radio1_ANTSW1, IO_IS = radio1_antsw[1]
344    PORT radio1_LED0 = controller_radio1_LED0, IO_IS = radio1_LED[0]
345    PORT radio1_LED1 = controller_radio1_LED1, IO_IS = radio1_LED[1]
346    PORT radio1_LED2 = controller_radio1_LED2, IO_IS = radio1_LED[2]
347    PORT radio1_ADC_RX_DCS = controller_radio1_RX_ADC_DCS
348    PORT radio1_ADC_RX_DFS = controller_radio1_RX_ADC_DFS
349    PORT radio1_ADC_RX_OTRA = controller_radio1_RX_ADC_OTRA
350    PORT radio1_ADC_RX_OTRB = controller_radio1_RX_ADC_OTRB
351    PORT radio1_ADC_RX_PWDNA = controller_radio1_RX_ADC_PWDNA
352    PORT radio1_ADC_RX_PWDNB = controller_radio1_RX_ADC_PWDNB
353    PORT radio1_DIPSW0 = controller_radio1_DIPSW0, IO_IS = radio1_DIPSW[0]
354    PORT radio1_DIPSW1 = controller_radio1_DIPSW1, IO_IS = radio1_DIPSW[1]
355    PORT radio1_DIPSW2 = controller_radio1_DIPSW2, IO_IS = radio1_DIPSW[2]
356    PORT radio1_DIPSW3 = controller_radio1_DIPSW3, IO_IS = radio1_DIPSW[3]
357    PORT radio1_RSSI_ADC_CLAMP = controller_radio1_RSSI_ADC_CLAMP
358    PORT radio1_RSSI_ADC_HIZ = controller_radio1_RSSI_ADC_HIZ
359    PORT radio1_RSSI_ADC_OTR = controller_radio1_RSSI_ADC_OTR
360    PORT radio1_RSSI_ADC_SLEEP = controller_radio1_RSSI_ADC_SLEEP
361    PORT radio1_RSSI_ADC_D0 = controller_radio1_RSSI_ADC_D0, IO_IS = radio1_RSSI_ADC_D[0]
362    PORT radio1_RSSI_ADC_D1 = controller_radio1_RSSI_ADC_D1, IO_IS = radio1_RSSI_ADC_D[1]
363    PORT radio1_RSSI_ADC_D2 = controller_radio1_RSSI_ADC_D2, IO_IS = radio1_RSSI_ADC_D[2]
364    PORT radio1_RSSI_ADC_D3 = controller_radio1_RSSI_ADC_D3, IO_IS = radio1_RSSI_ADC_D[3]
365    PORT radio1_RSSI_ADC_D4 = controller_radio1_RSSI_ADC_D4, IO_IS = radio1_RSSI_ADC_D[4]
366    PORT radio1_RSSI_ADC_D5 = controller_radio1_RSSI_ADC_D5, IO_IS = radio1_RSSI_ADC_D[5]
367    PORT radio1_RSSI_ADC_D6 = controller_radio1_RSSI_ADC_D6, IO_IS = radio1_RSSI_ADC_D[6]
368    PORT radio1_RSSI_ADC_D7 = controller_radio1_RSSI_ADC_D7, IO_IS = radio1_RSSI_ADC_D[7]
369    PORT radio1_RSSI_ADC_D8 = controller_radio1_RSSI_ADC_D8, IO_IS = radio1_RSSI_ADC_D[8]
370    PORT radio1_RSSI_ADC_D9 = controller_radio1_RSSI_ADC_D9, IO_IS = radio1_RSSI_ADC_D[9]
371    PORT radio1_TX_DAC_PLL_LOCK = controller_DAC1_PLL_LOCK
372    PORT radio1_TX_DAC_RESET = controller_DAC1_RESET
373    PORT radio1_SHDN_external = controller_radio1_SHDN_external
374    PORT radio1_TxEn_external = controller_radio1_TxEn_external
375    PORT radio1_RxEn_external = controller_radio1_RxEn_external
376    PORT radio1_RxHP_external = controller_radio1_RxHP_external
377    PORT radio1_TxGain0 = controller_radio1_TxGain0, IO_IS = radio1_TxGain[0]
378    PORT radio1_TxGain1 = controller_radio1_TxGain1, IO_IS = radio1_TxGain[1]
379    PORT radio1_TxGain2 = controller_radio1_TxGain2, IO_IS = radio1_TxGain[2]
380    PORT radio1_TxGain3 = controller_radio1_TxGain3, IO_IS = radio1_TxGain[3]
381    PORT radio1_TxGain4 = controller_radio1_TxGain4, IO_IS = radio1_TxGain[4]
382    PORT radio1_TxGain5 = controller_radio1_TxGain5, IO_IS = radio1_TxGain[5]
383    PORT radio1_TxStart = controller_radio1_TxStart
384
385    #######################
386    # Slot #2 Radio Ports #
387    #######################
388    PORT radio2_SHDN = controller_radio2_SHDN
389    PORT radio2_TxEn = controller_radio2_TxEn
390    PORT radio2_RxEn = controller_radio2_RxEn
391    PORT radio2_RxHP = controller_radio2_RxHP
392    PORT radio2_LD = controller_radio2_LD
393    PORT radio2_24PA = controller_radio2_24PA
394    PORT radio2_5PA = controller_radio2_5PA
395    PORT radio2_ANTSW0 = controller_radio2_ANTSW0, IO_IS = radio2_antsw[0]
396    PORT radio2_ANTSW1 = controller_radio2_ANTSW1, IO_IS = radio2_antsw[1]
397    PORT radio2_LED0 = controller_radio2_LED0, IO_IS = radio2_LED[0]
398    PORT radio2_LED1 = controller_radio2_LED1, IO_IS = radio2_LED[1]
399    PORT radio2_LED2 = controller_radio2_LED2, IO_IS = radio2_LED[2]
400    PORT radio2_ADC_RX_DCS = controller_radio2_RX_ADC_DCS
401    PORT radio2_ADC_RX_DFS = controller_radio2_RX_ADC_DFS
402    PORT radio2_ADC_RX_OTRA = controller_radio2_RX_ADC_OTRA
403    PORT radio2_ADC_RX_OTRB = controller_radio2_RX_ADC_OTRB
404    PORT radio2_ADC_RX_PWDNA = controller_radio2_RX_ADC_PWDNA
405    PORT radio2_ADC_RX_PWDNB = controller_radio2_RX_ADC_PWDNB
406    PORT radio2_DIPSW0 = controller_radio2_DIPSW0, IO_IS = radio2_DIPSW[0]
407    PORT radio2_DIPSW1 = controller_radio2_DIPSW1, IO_IS = radio2_DIPSW[1]
408    PORT radio2_DIPSW2 = controller_radio2_DIPSW2, IO_IS = radio2_DIPSW[2]
409    PORT radio2_DIPSW3 = controller_radio2_DIPSW3, IO_IS = radio2_DIPSW[3]
410    PORT radio2_RSSI_ADC_CLAMP = controller_radio2_RSSI_ADC_CLAMP
411    PORT radio2_RSSI_ADC_HIZ = controller_radio2_RSSI_ADC_HIZ
412    PORT radio2_RSSI_ADC_OTR = controller_radio2_RSSI_ADC_OTR
413    PORT radio2_RSSI_ADC_SLEEP = controller_radio2_RSSI_ADC_SLEEP
414    PORT radio2_RSSI_ADC_D0 = controller_radio2_RSSI_ADC_D0, IO_IS = radio2_RSSI_ADC_D[0]
415    PORT radio2_RSSI_ADC_D1 = controller_radio2_RSSI_ADC_D1, IO_IS = radio2_RSSI_ADC_D[1]
416    PORT radio2_RSSI_ADC_D2 = controller_radio2_RSSI_ADC_D2, IO_IS = radio2_RSSI_ADC_D[2]
417    PORT radio2_RSSI_ADC_D3 = controller_radio2_RSSI_ADC_D3, IO_IS = radio2_RSSI_ADC_D[3]
418    PORT radio2_RSSI_ADC_D4 = controller_radio2_RSSI_ADC_D4, IO_IS = radio2_RSSI_ADC_D[4]
419    PORT radio2_RSSI_ADC_D5 = controller_radio2_RSSI_ADC_D5, IO_IS = radio2_RSSI_ADC_D[5]
420    PORT radio2_RSSI_ADC_D6 = controller_radio2_RSSI_ADC_D6, IO_IS = radio2_RSSI_ADC_D[6]
421    PORT radio2_RSSI_ADC_D7 = controller_radio2_RSSI_ADC_D7, IO_IS = radio2_RSSI_ADC_D[7]
422    PORT radio2_RSSI_ADC_D8 = controller_radio2_RSSI_ADC_D8, IO_IS = radio2_RSSI_ADC_D[8]
423    PORT radio2_RSSI_ADC_D9 = controller_radio2_RSSI_ADC_D9, IO_IS = radio2_RSSI_ADC_D[9]
424    PORT radio2_TX_DAC_PLL_LOCK = controller_DAC2_PLL_LOCK
425    PORT radio2_TX_DAC_RESET = controller_DAC2_RESET
426    PORT radio2_SHDN_external = controller_radio2_SHDN_external
427    PORT radio2_TxEn_external = controller_radio2_TxEn_external
428    PORT radio2_RxEn_external = controller_radio2_RxEn_external
429    PORT radio2_RxHP_external = controller_radio2_RxHP_external
430    PORT radio2_TxGain0 = controller_radio2_TxGain0, IO_IS = radio2_TxGain[0]
431    PORT radio2_TxGain1 = controller_radio2_TxGain1, IO_IS = radio2_TxGain[1]
432    PORT radio2_TxGain2 = controller_radio2_TxGain2, IO_IS = radio2_TxGain[2]
433    PORT radio2_TxGain3 = controller_radio2_TxGain3, IO_IS = radio2_TxGain[3]
434    PORT radio2_TxGain4 = controller_radio2_TxGain4, IO_IS = radio2_TxGain[4]
435    PORT radio2_TxGain5 = controller_radio2_TxGain5, IO_IS = radio2_TxGain[5]
436    PORT radio2_TxStart = controller_radio2_TxStart
437
438    #######################
439    # Slot #3 Radio Ports #
440    #######################
441    PORT radio3_SHDN = controller_radio3_SHDN
442    PORT radio3_TxEn = controller_radio3_TxEn
443    PORT radio3_RxEn = controller_radio3_RxEn
444    PORT radio3_RxHP = controller_radio3_RxHP
445    PORT radio3_LD = controller_radio3_LD
446    PORT radio3_24PA = controller_radio3_24PA
447    PORT radio3_5PA = controller_radio3_5PA
448    PORT radio3_ANTSW0 = controller_radio3_ANTSW0, IO_IS = radio3_antsw[0]
449    PORT radio3_ANTSW1 = controller_radio3_ANTSW1, IO_IS = radio3_antsw[1]
450    PORT radio3_LED0 = controller_radio3_LED0, IO_IS = radio3_LED[0]
451    PORT radio3_LED1 = controller_radio3_LED1, IO_IS = radio3_LED[1]
452    PORT radio3_LED2 = controller_radio3_LED2, IO_IS = radio3_LED[2]
453    PORT radio3_ADC_RX_DCS = controller_radio3_RX_ADC_DCS
454    PORT radio3_ADC_RX_DFS = controller_radio3_RX_ADC_DFS
455    PORT radio3_ADC_RX_OTRA = controller_radio3_RX_ADC_OTRA
456    PORT radio3_ADC_RX_OTRB = controller_radio3_RX_ADC_OTRB
457    PORT radio3_ADC_RX_PWDNA = controller_radio3_RX_ADC_PWDNA
458    PORT radio3_ADC_RX_PWDNB = controller_radio3_RX_ADC_PWDNB
459    PORT radio3_DIPSW0 = controller_radio3_DIPSW0, IO_IS = radio3_DIPSW[0]
460    PORT radio3_DIPSW1 = controller_radio3_DIPSW1, IO_IS = radio3_DIPSW[1]
461    PORT radio3_DIPSW2 = controller_radio3_DIPSW2, IO_IS = radio3_DIPSW[2]
462    PORT radio3_DIPSW3 = controller_radio3_DIPSW3, IO_IS = radio3_DIPSW[3]
463    PORT radio3_RSSI_ADC_CLAMP = controller_radio3_RSSI_ADC_CLAMP
464    PORT radio3_RSSI_ADC_HIZ = controller_radio3_RSSI_ADC_HIZ
465    PORT radio3_RSSI_ADC_OTR = controller_radio3_RSSI_ADC_OTR
466    PORT radio3_RSSI_ADC_SLEEP = controller_radio3_RSSI_ADC_SLEEP
467    PORT radio3_RSSI_ADC_D0 = controller_radio3_RSSI_ADC_D0, IO_IS = radio3_RSSI_ADC_D[0]
468    PORT radio3_RSSI_ADC_D1 = controller_radio3_RSSI_ADC_D1, IO_IS = radio3_RSSI_ADC_D[1]
469    PORT radio3_RSSI_ADC_D2 = controller_radio3_RSSI_ADC_D2, IO_IS = radio3_RSSI_ADC_D[2]
470    PORT radio3_RSSI_ADC_D3 = controller_radio3_RSSI_ADC_D3, IO_IS = radio3_RSSI_ADC_D[3]
471    PORT radio3_RSSI_ADC_D4 = controller_radio3_RSSI_ADC_D4, IO_IS = radio3_RSSI_ADC_D[4]
472    PORT radio3_RSSI_ADC_D5 = controller_radio3_RSSI_ADC_D5, IO_IS = radio3_RSSI_ADC_D[5]
473    PORT radio3_RSSI_ADC_D6 = controller_radio3_RSSI_ADC_D6, IO_IS = radio3_RSSI_ADC_D[6]
474    PORT radio3_RSSI_ADC_D7 = controller_radio3_RSSI_ADC_D7, IO_IS = radio3_RSSI_ADC_D[7]
475    PORT radio3_RSSI_ADC_D8 = controller_radio3_RSSI_ADC_D8, IO_IS = radio3_RSSI_ADC_D[8]
476    PORT radio3_RSSI_ADC_D9 = controller_radio3_RSSI_ADC_D9, IO_IS = radio3_RSSI_ADC_D[9]
477    PORT radio3_TX_DAC_PLL_LOCK = controller_DAC3_PLL_LOCK
478    PORT radio3_TX_DAC_RESET = controller_DAC3_RESET
479    PORT radio3_SHDN_external = controller_radio3_SHDN_external
480    PORT radio3_TxEn_external = controller_radio3_TxEn_external
481    PORT radio3_RxEn_external = controller_radio3_RxEn_external
482    PORT radio3_RxHP_external = controller_radio3_RxHP_external
483    PORT radio3_TxGain0 = controller_radio3_TxGain0, IO_IS = radio3_TxGain[0]
484    PORT radio3_TxGain1 = controller_radio3_TxGain1, IO_IS = radio3_TxGain[1]
485    PORT radio3_TxGain2 = controller_radio3_TxGain2, IO_IS = radio3_TxGain[2]
486    PORT radio3_TxGain3 = controller_radio3_TxGain3, IO_IS = radio3_TxGain[3]
487    PORT radio3_TxGain4 = controller_radio3_TxGain4, IO_IS = radio3_TxGain[4]
488    PORT radio3_TxGain5 = controller_radio3_TxGain5, IO_IS = radio3_TxGain[5]
489    PORT radio3_TxStart = controller_radio3_TxStart
490
491    #######################
492    # Slot #4 Radio Ports #
493    #######################
494    PORT radio4_SHDN = controller_radio4_SHDN
495    PORT radio4_TxEn = controller_radio4_TxEn
496    PORT radio4_RxEn = controller_radio4_RxEn
497    PORT radio4_RxHP = controller_radio4_RxHP
498    PORT radio4_LD = controller_radio4_LD
499    PORT radio4_24PA = controller_radio4_24PA
500    PORT radio4_5PA = controller_radio4_5PA
501    PORT radio4_ANTSW0 = controller_radio4_ANTSW0, IO_IS = radio4_antsw[0]
502    PORT radio4_ANTSW1 = controller_radio4_ANTSW1, IO_IS = radio4_antsw[1]
503    PORT radio4_LED0 = controller_radio4_LED0, IO_IS = radio4_LED[0]
504    PORT radio4_LED1 = controller_radio4_LED1, IO_IS = radio4_LED[1]
505    PORT radio4_LED2 = controller_radio4_LED2, IO_IS = radio4_LED[2]
506    PORT radio4_ADC_RX_DCS = controller_radio4_RX_ADC_DCS
507    PORT radio4_ADC_RX_DFS = controller_radio4_RX_ADC_DFS
508    PORT radio4_ADC_RX_OTRA = controller_radio4_RX_ADC_OTRA
509    PORT radio4_ADC_RX_OTRB = controller_radio4_RX_ADC_OTRB
510    PORT radio4_ADC_RX_PWDNA = controller_radio4_RX_ADC_PWDNA
511    PORT radio4_ADC_RX_PWDNB = controller_radio4_RX_ADC_PWDNB
512    PORT radio4_DIPSW0 = controller_radio4_DIPSW0, IO_IS = radio4_DIPSW[0]
513    PORT radio4_DIPSW1 = controller_radio4_DIPSW1, IO_IS = radio4_DIPSW[1]
514    PORT radio4_DIPSW2 = controller_radio4_DIPSW2, IO_IS = radio4_DIPSW[2]
515    PORT radio4_DIPSW3 = controller_radio4_DIPSW3, IO_IS = radio4_DIPSW[3]
516    PORT radio4_RSSI_ADC_CLAMP = controller_radio4_RSSI_ADC_CLAMP
517    PORT radio4_RSSI_ADC_HIZ = controller_radio4_RSSI_ADC_HIZ
518    PORT radio4_RSSI_ADC_OTR = controller_radio4_RSSI_ADC_OTR
519    PORT radio4_RSSI_ADC_SLEEP = controller_radio4_RSSI_ADC_SLEEP
520    PORT radio4_RSSI_ADC_D0 = controller_radio4_RSSI_ADC_D0, IO_IS = radio4_RSSI_ADC_D[0]
521    PORT radio4_RSSI_ADC_D1 = controller_radio4_RSSI_ADC_D1, IO_IS = radio4_RSSI_ADC_D[1]
522    PORT radio4_RSSI_ADC_D2 = controller_radio4_RSSI_ADC_D2, IO_IS = radio4_RSSI_ADC_D[2]
523    PORT radio4_RSSI_ADC_D3 = controller_radio4_RSSI_ADC_D3, IO_IS = radio4_RSSI_ADC_D[3]
524    PORT radio4_RSSI_ADC_D4 = controller_radio4_RSSI_ADC_D4, IO_IS = radio4_RSSI_ADC_D[4]
525    PORT radio4_RSSI_ADC_D5 = controller_radio4_RSSI_ADC_D5, IO_IS = radio4_RSSI_ADC_D[5]
526    PORT radio4_RSSI_ADC_D6 = controller_radio4_RSSI_ADC_D6, IO_IS = radio4_RSSI_ADC_D[6]
527    PORT radio4_RSSI_ADC_D7 = controller_radio4_RSSI_ADC_D7, IO_IS = radio4_RSSI_ADC_D[7]
528    PORT radio4_RSSI_ADC_D8 = controller_radio4_RSSI_ADC_D8, IO_IS = radio4_RSSI_ADC_D[8]
529    PORT radio4_RSSI_ADC_D9 = controller_radio4_RSSI_ADC_D9, IO_IS = radio4_RSSI_ADC_D[9]
530    PORT radio4_TX_DAC_PLL_LOCK = controller_DAC4_PLL_LOCK
531    PORT radio4_TX_DAC_RESET = controller_DAC4_RESET
532    PORT radio4_SHDN_external = controller_radio4_SHDN_external
533    PORT radio4_TxEn_external = controller_radio4_TxEn_external
534    PORT radio4_RxEn_external = controller_radio4_RxEn_external
535    PORT radio4_RxHP_external = controller_radio4_RxHP_external
536    PORT radio4_TxGain0 = controller_radio4_TxGain0, IO_IS = radio4_TxGain[0]
537    PORT radio4_TxGain1 = controller_radio4_TxGain1, IO_IS = radio4_TxGain[1]
538    PORT radio4_TxGain2 = controller_radio4_TxGain2, IO_IS = radio4_TxGain[2]
539    PORT radio4_TxGain3 = controller_radio4_TxGain3, IO_IS = radio4_TxGain[3]
540    PORT radio4_TxGain4 = controller_radio4_TxGain4, IO_IS = radio4_TxGain[4]
541    PORT radio4_TxGain5 = controller_radio4_TxGain5, IO_IS = radio4_TxGain[5]
542    PORT radio4_TxStart = controller_radio4_TxStart
543END
544
545#Radio Controller -> Radio Board Bridge for Slot #1
546BEGIN IO_INTERFACE
547    ATTRIBUTE IOTYPE = WARP_RADIOBRIDGE_V1
548    ATTRIBUTE INSTANCE = radio_bridge_slot_1
549    ATTRIBUTE EXCLUSIVE = slot1
550    ATTRIBUTE ALERT = 'Enable this peripheral only if a radio board is mounted in daughtercard slot 1.'
551
552    PORT    converter_clock_out = radio1_conv_clk_p
553
554    PORT    radio_b0 = radio1_b0, IO_IS = radioGain[0]
555    PORT    radio_b1 = radio1_b1, IO_IS = radioGain[1]
556    PORT    radio_b2 = radio1_b2, IO_IS = radioGain[2]
557    PORT    radio_b3 = radio1_b3, IO_IS = radioGain[3]
558    PORT    radio_b4 = radio1_b4, IO_IS = radioGain[4]
559    PORT    radio_b5 = radio1_b5, IO_IS = radioGain[5]
560    PORT    radio_b6 = radio1_b6, IO_IS = radioGain[6]
561
562    PORT    radio_ADC_I0 = radio1_ADC_I0, IO_IS = radioADCI[0]
563    PORT    radio_ADC_I1 = radio1_ADC_I1, IO_IS = radioADCI[1]
564    PORT    radio_ADC_I2 = radio1_ADC_I2, IO_IS = radioADCI[2]
565    PORT    radio_ADC_I3 = radio1_ADC_I3, IO_IS = radioADCI[3]
566    PORT    radio_ADC_I4 = radio1_ADC_I4, IO_IS = radioADCI[4]
567    PORT    radio_ADC_I5 = radio1_ADC_I5, IO_IS = radioADCI[5]
568    PORT    radio_ADC_I6 = radio1_ADC_I6, IO_IS = radioADCI[6]
569    PORT    radio_ADC_I7 = radio1_ADC_I7, IO_IS = radioADCI[7]
570    PORT    radio_ADC_I8 = radio1_ADC_I8, IO_IS = radioADCI[8]
571    PORT    radio_ADC_I9 = radio1_ADC_I9, IO_IS = radioADCI[9]
572    PORT    radio_ADC_I10 = radio1_ADC_I10, IO_IS = radioADCI[10]
573    PORT    radio_ADC_I11 = radio1_ADC_I11, IO_IS = radioADCI[11]
574    PORT    radio_ADC_I12 = radio1_ADC_I12, IO_IS = radioADCI[12]
575    PORT    radio_ADC_I13 = radio1_ADC_I13, IO_IS = radioADCI[13]
576
577    PORT    radio_ADC_Q0 = radio1_ADC_Q0, IO_IS = radioADCQ[0]
578    PORT    radio_ADC_Q1 = radio1_ADC_Q1, IO_IS = radioADCQ[1]
579    PORT    radio_ADC_Q2 = radio1_ADC_Q2, IO_IS = radioADCQ[2]
580    PORT    radio_ADC_Q3 = radio1_ADC_Q3, IO_IS = radioADCQ[3]
581    PORT    radio_ADC_Q4 = radio1_ADC_Q4, IO_IS = radioADCQ[4]
582    PORT    radio_ADC_Q5 = radio1_ADC_Q5, IO_IS = radioADCQ[5]
583    PORT    radio_ADC_Q6 = radio1_ADC_Q6, IO_IS = radioADCQ[6]
584    PORT    radio_ADC_Q7 = radio1_ADC_Q7, IO_IS = radioADCQ[7]
585    PORT    radio_ADC_Q8 = radio1_ADC_Q8, IO_IS = radioADCQ[8]
586    PORT    radio_ADC_Q9 = radio1_ADC_Q9, IO_IS = radioADCQ[9]
587    PORT    radio_ADC_Q10 = radio1_ADC_Q10, IO_IS = radioADCQ[10]
588    PORT    radio_ADC_Q11 = radio1_ADC_Q11, IO_IS = radioADCQ[11]
589    PORT    radio_ADC_Q12 = radio1_ADC_Q12, IO_IS = radioADCQ[12]
590    PORT    radio_ADC_Q13 = radio1_ADC_Q13, IO_IS = radioADCQ[13]
591
592    PORT    radio_DAC_I0 = radio1_DAC_I0, IO_IS = radioDACI[0]
593    PORT    radio_DAC_I1 = radio1_DAC_I1, IO_IS = radioDACI[1]
594    PORT    radio_DAC_I2 = radio1_DAC_I2, IO_IS = radioDACI[2]
595    PORT    radio_DAC_I3 = radio1_DAC_I3, IO_IS = radioDACI[3]
596    PORT    radio_DAC_I4 = radio1_DAC_I4, IO_IS = radioDACI[4]
597    PORT    radio_DAC_I5 = radio1_DAC_I5, IO_IS = radioDACI[5]
598    PORT    radio_DAC_I6 = radio1_DAC_I6, IO_IS = radioDACI[6]
599    PORT    radio_DAC_I7 = radio1_DAC_I7, IO_IS = radioDACI[7]
600    PORT    radio_DAC_I8 = radio1_DAC_I8, IO_IS = radioDACI[8]
601    PORT    radio_DAC_I9 = radio1_DAC_I9, IO_IS = radioDACI[9]
602    PORT    radio_DAC_I10 = radio1_DAC_I10, IO_IS = radioDACI[10]
603    PORT    radio_DAC_I11 = radio1_DAC_I11, IO_IS = radioDACI[11]
604    PORT    radio_DAC_I12 = radio1_DAC_I12, IO_IS = radioDACI[12]
605    PORT    radio_DAC_I13 = radio1_DAC_I13, IO_IS = radioDACI[13]
606    PORT    radio_DAC_I14 = radio1_DAC_I14, IO_IS = radioDACI[14]
607    PORT    radio_DAC_I15 = radio1_DAC_I15, IO_IS = radioDACI[15]
608
609    PORT    radio_DAC_Q0 = radio1_DAC_Q0, IO_IS = radioDACQ[0]
610    PORT    radio_DAC_Q1 = radio1_DAC_Q1, IO_IS = radioDACQ[1]
611    PORT    radio_DAC_Q2 = radio1_DAC_Q2, IO_IS = radioDACQ[2]
612    PORT    radio_DAC_Q3 = radio1_DAC_Q3, IO_IS = radioDACQ[3]
613    PORT    radio_DAC_Q4 = radio1_DAC_Q4, IO_IS = radioDACQ[4]
614    PORT    radio_DAC_Q5 = radio1_DAC_Q5, IO_IS = radioDACQ[5]
615    PORT    radio_DAC_Q6 = radio1_DAC_Q6, IO_IS = radioDACQ[6]
616    PORT    radio_DAC_Q7 = radio1_DAC_Q7, IO_IS = radioDACQ[7]
617    PORT    radio_DAC_Q8 = radio1_DAC_Q8, IO_IS = radioDACQ[8]
618    PORT    radio_DAC_Q9 = radio1_DAC_Q9, IO_IS = radioDACQ[9]
619    PORT    radio_DAC_Q10 = radio1_DAC_Q10, IO_IS = radioDACQ[10]
620    PORT    radio_DAC_Q11 = radio1_DAC_Q11, IO_IS = radioDACQ[11]
621    PORT    radio_DAC_Q12 = radio1_DAC_Q12, IO_IS = radioDACQ[12]
622    PORT    radio_DAC_Q13 = radio1_DAC_Q13, IO_IS = radioDACQ[13]
623    PORT    radio_DAC_Q14 = radio1_DAC_Q14, IO_IS = radioDACQ[14]
624    PORT    radio_DAC_Q15 = radio1_DAC_Q15, IO_IS = radioDACQ[15]
625
626    ##########################################
627    #Radio Controller <-> Radio Bridge Ports #
628    ##########################################
629    PORT    controller_logic_clk = controller_logic_clk
630    PORT    controller_spi_clk = controller_spi_clk
631    PORT    controller_spi_data = controller_spi_data
632    PORT    controller_radio_cs = controller_radio1_cs
633    PORT    controller_dac_cs = controller_dac1_cs
634    PORT    controller_SHDN = controller_radio1_SHDN
635    PORT    controller_TxEn = controller_radio1_TxEn
636    PORT    controller_RxEn = controller_radio1_RxEn
637    PORT    controller_RxHP = controller_radio1_RxHP
638    PORT    controller_24PA = controller_radio1_24PA
639    PORT    controller_5PA = controller_radio1_5PA
640    PORT    controller_ANTSW0 = controller_radio1_ANTSW0, IO_IS = c2b_ANTSW[0]
641    PORT    controller_ANTSW1 = controller_radio1_ANTSW1, IO_IS = c2b_ANTSW[1]
642    PORT    controller_LED0 = controller_radio1_LED0, IO_IS = c2b_LED[0]
643    PORT    controller_LED1 = controller_radio1_LED1, IO_IS = c2b_LED[1]
644    PORT    controller_LED2 = controller_radio1_LED2, IO_IS = c2b_LED[2]
645    PORT    controller_RX_ADC_DCS = controller_radio1_RX_ADC_DCS
646    PORT    controller_RX_ADC_DFS = controller_radio1_RX_ADC_DFS
647    PORT    controller_RX_ADC_PWDNA = controller_radio1_RX_ADC_PWDNA
648    PORT    controller_RX_ADC_PWDNB = controller_radio1_RX_ADC_PWDNB
649    PORT    controller_DIPSW0 = controller_radio1_DIPSW0, IO_IS = c2b_DIPSW[0]
650    PORT    controller_DIPSW1 = controller_radio1_DIPSW1, IO_IS = c2b_DIPSW[1]
651    PORT    controller_DIPSW2 = controller_radio1_DIPSW2, IO_IS = c2b_DIPSW[2]
652    PORT    controller_DIPSW3 = controller_radio1_DIPSW3, IO_IS = c2b_DIPSW[3]
653    PORT    controller_RSSI_ADC_CLAMP = controller_radio1_RSSI_ADC_CLAMP
654    PORT    controller_RSSI_ADC_HIZ = controller_radio1_RSSI_ADC_HIZ
655    PORT    controller_RSSI_ADC_SLEEP = controller_radio1_RSSI_ADC_SLEEP
656    PORT    controller_RSSI_ADC_D0 = controller_radio1_RSSI_ADC_D0, IO_IS = c2b_RSSI_ADC_D[0]
657    PORT    controller_RSSI_ADC_D1 = controller_radio1_RSSI_ADC_D1, IO_IS = c2b_RSSI_ADC_D[1]
658    PORT    controller_RSSI_ADC_D2 = controller_radio1_RSSI_ADC_D2, IO_IS = c2b_RSSI_ADC_D[2]
659    PORT    controller_RSSI_ADC_D3 = controller_radio1_RSSI_ADC_D3, IO_IS = c2b_RSSI_ADC_D[3]
660    PORT    controller_RSSI_ADC_D4 = controller_radio1_RSSI_ADC_D4, IO_IS = c2b_RSSI_ADC_D[4]
661    PORT    controller_RSSI_ADC_D5 = controller_radio1_RSSI_ADC_D5, IO_IS = c2b_RSSI_ADC_D[5]
662    PORT    controller_RSSI_ADC_D6 = controller_radio1_RSSI_ADC_D6, IO_IS = c2b_RSSI_ADC_D[6]
663    PORT    controller_RSSI_ADC_D7 = controller_radio1_RSSI_ADC_D7, IO_IS = c2b_RSSI_ADC_D[7]
664    PORT    controller_RSSI_ADC_D8 = controller_radio1_RSSI_ADC_D8, IO_IS = c2b_RSSI_ADC_D[8]
665    PORT    controller_RSSI_ADC_D9 = controller_radio1_RSSI_ADC_D9, IO_IS = c2b_RSSI_ADC_D[9]
666    PORT    controller_LD = controller_radio1_LD
667    PORT    controller_RX_ADC_OTRA = controller_radio1_RX_ADC_OTRA
668    PORT    controller_RX_ADC_OTRB = controller_radio1_RX_ADC_OTRB
669    PORT    controller_RSSI_ADC_OTR = controller_radio1_RSSI_ADC_OTR
670    PORT    controller_dac_PLL_LOCK = controller_dac1_PLL_LOCK
671    PORT    controller_dac_RESET = controller_dac1_RESET
672    PORT    user_Tx_gain0 = controller_radio1_TxGain0, IO_IS = userTxG[0]
673    PORT    user_Tx_gain1 = controller_radio1_TxGain1, IO_IS = userTxG[1]
674    PORT    user_Tx_gain2 = controller_radio1_TxGain2, IO_IS = userTxG[2]
675    PORT    user_Tx_gain3 = controller_radio1_TxGain3, IO_IS = userTxG[3]
676    PORT    user_Tx_gain4 = controller_radio1_TxGain4, IO_IS = userTxG[4]
677    PORT    user_Tx_gain5 = controller_radio1_TxGain5, IO_IS = userTxG[5]
678    PORT    controller_TxStart = controller_radio1_TxStart
679    PORT    controller_SHDN_external = controller_radio1_SHDN_external
680    PORT    controller_RxEn_external = controller_radio1_RxEn_external
681    PORT    controller_TxEn_external = controller_radio1_TxEn_external
682    PORT    controller_RxHP_external = controller_radio1_RxHP_external
683
684
685    #####################################
686    #Radio Bridge <-> Radio Board Ports #
687    #####################################
688    PORT    dac_spi_data = dac1_spi_data
689    PORT    dac_spi_cs = dac1_spi_cs
690    PORT    dac_spi_clk = dac1_spi_clk
691    PORT    radio_spi_clk = radio1_spi_clk
692    PORT    radio_spi_data = radio1_spi_data
693    PORT    radio_spi_cs = radio1_spi_cs
694    PORT    radio_SHDN = radio1_SHDN
695    PORT    radio_TxEn = radio1_TxEn
696    PORT    radio_RxEn = radio1_RxEn
697    PORT    radio_RxHP = radio1_RxHP
698    PORT    radio_24PA = radio1_24PA
699    PORT    radio_5PA = radio1_5PA
700    PORT    radio_ANTSW0 = radio1_ANTSW0, IO_IS = b2r_ANTSW[0]
701    PORT    radio_ANTSW1 = radio1_ANTSW1, IO_IS = b2r_ANTSW[1]
702    PORT    radio_LED0 = radio1_LED0, IO_IS = b2r_LED[0]
703    PORT    radio_LED1 = radio1_LED1, IO_IS = b2r_LED[1]
704    PORT    radio_LED2 = radio1_LED2, IO_IS = b2r_LED[2]
705    PORT    radio_RX_ADC_DCS = radio1_RX_ADC_DCS
706    PORT    radio_RX_ADC_DFS = radio1_RX_ADC_DFS
707    PORT    radio_RX_ADC_PWDNA = radio1_RX_ADC_PWDNA
708    PORT    radio_RX_ADC_PWDNB = radio1_RX_ADC_PWDNB
709    PORT    radio_DIPSW0 = radio1_DIPSW0, IO_IS = b2r_DIPSW[0]
710    PORT    radio_DIPSW1 = radio1_DIPSW1, IO_IS = b2r_DIPSW[1]
711    PORT    radio_DIPSW2 = radio1_DIPSW2, IO_IS = b2r_DIPSW[2]
712    PORT    radio_DIPSW3 = radio1_DIPSW3, IO_IS = b2r_DIPSW[3]
713    PORT    radio_RSSI_ADC_clk = radio1_RSSI_ADC_clk
714    PORT    radio_RSSI_ADC_CLAMP = radio1_RSSI_ADC_CLAMP
715    PORT    radio_RSSI_ADC_HIZ = radio1_RSSI_ADC_HIZ
716    PORT    radio_RSSI_ADC_SLEEP = radio1_RSSI_ADC_SLEEP
717    PORT    radio_RSSI_ADC_D0 = radio1_RSSI_ADC_D0, IO_IS = b2r_RSSI_ADC_D[0]
718    PORT    radio_RSSI_ADC_D1 = radio1_RSSI_ADC_D1, IO_IS = b2r_RSSI_ADC_D[1]
719    PORT    radio_RSSI_ADC_D2 = radio1_RSSI_ADC_D2, IO_IS = b2r_RSSI_ADC_D[2]
720    PORT    radio_RSSI_ADC_D3 = radio1_RSSI_ADC_D3, IO_IS = b2r_RSSI_ADC_D[3]
721    PORT    radio_RSSI_ADC_D4 = radio1_RSSI_ADC_D4, IO_IS = b2r_RSSI_ADC_D[4]
722    PORT    radio_RSSI_ADC_D5 = radio1_RSSI_ADC_D5, IO_IS = b2r_RSSI_ADC_D[5]
723    PORT    radio_RSSI_ADC_D6 = radio1_RSSI_ADC_D6, IO_IS = b2r_RSSI_ADC_D[6]
724    PORT    radio_RSSI_ADC_D7 = radio1_RSSI_ADC_D7, IO_IS = b2r_RSSI_ADC_D[7]
725    PORT    radio_RSSI_ADC_D8 = radio1_RSSI_ADC_D8, IO_IS = b2r_RSSI_ADC_D[8]
726    PORT    radio_RSSI_ADC_D9 = radio1_RSSI_ADC_D9, IO_IS = b2r_RSSI_ADC_D[9]
727    PORT    radio_LD = radio1_LD
728    PORT    radio_RX_ADC_OTRA = radio1_RX_ADC_OTRA
729    PORT    radio_RX_ADC_OTRB = radio1_RX_ADC_OTRB
730    PORT    radio_RSSI_ADC_OTR = radio1_RSSI_ADC_OTR
731    PORT    radio_dac_PLL_LOCK = radio1_dac1_PLL_LOCK
732    PORT    radio_dac_RESET = radio1_dac1_RESET
733
734    PORT    user_EEPROM_IO_T = DQ1_T_user_EEPROM_IO_T
735    PORT    user_EEPROM_IO_O = DQ1_O_user_EEPROM_IO_O
736    PORT    user_EEPROM_IO_I = DQ1_I_user_EEPROM_IO_I
737    PORT    radio_EEPROM_IO = radio1_EEPROM_IO
738END
739
740#Radio Controller -> Radio Board Bridge for Slot #2
741BEGIN IO_INTERFACE
742    ATTRIBUTE IOTYPE = WARP_RADIOBRIDGE_V1
743    ATTRIBUTE INSTANCE = radio_bridge_slot_2
744    ATTRIBUTE EXCLUSIVE = slot2
745    ATTRIBUTE ALERT = 'Enable this peripheral only if a radio board is mounted in daughtercard slot 2.'
746
747    PORT    converter_clock_out = radio2_conv_clk_p
748
749    PORT    radio_b0 = radio2_b0, IO_IS = radioGain[0]
750    PORT    radio_b1 = radio2_b1, IO_IS = radioGain[1]
751    PORT    radio_b2 = radio2_b2, IO_IS = radioGain[2]
752    PORT    radio_b3 = radio2_b3, IO_IS = radioGain[3]
753    PORT    radio_b4 = radio2_b4, IO_IS = radioGain[4]
754    PORT    radio_b5 = radio2_b5, IO_IS = radioGain[5]
755    PORT    radio_b6 = radio2_b6, IO_IS = radioGain[6]
756
757    PORT    radio_ADC_I0 = radio2_ADC_I0, IO_IS = radioADCI[0]
758    PORT    radio_ADC_I1 = radio2_ADC_I1, IO_IS = radioADCI[1]
759    PORT    radio_ADC_I2 = radio2_ADC_I2, IO_IS = radioADCI[2]
760    PORT    radio_ADC_I3 = radio2_ADC_I3, IO_IS = radioADCI[3]
761    PORT    radio_ADC_I4 = radio2_ADC_I4, IO_IS = radioADCI[4]
762    PORT    radio_ADC_I5 = radio2_ADC_I5, IO_IS = radioADCI[5]
763    PORT    radio_ADC_I6 = radio2_ADC_I6, IO_IS = radioADCI[6]
764    PORT    radio_ADC_I7 = radio2_ADC_I7, IO_IS = radioADCI[7]
765    PORT    radio_ADC_I8 = radio2_ADC_I8, IO_IS = radioADCI[8]
766    PORT    radio_ADC_I9 = radio2_ADC_I9, IO_IS = radioADCI[9]
767    PORT    radio_ADC_I10 = radio2_ADC_I10, IO_IS = radioADCI[10]
768    PORT    radio_ADC_I11 = radio2_ADC_I11, IO_IS = radioADCI[11]
769    PORT    radio_ADC_I12 = radio2_ADC_I12, IO_IS = radioADCI[12]
770    PORT    radio_ADC_I13 = radio2_ADC_I13, IO_IS = radioADCI[13]
771
772    PORT    radio_ADC_Q0 = radio2_ADC_Q0, IO_IS = radioADCQ[0]
773    PORT    radio_ADC_Q1 = radio2_ADC_Q1, IO_IS = radioADCQ[1]
774    PORT    radio_ADC_Q2 = radio2_ADC_Q2, IO_IS = radioADCQ[2]
775    PORT    radio_ADC_Q3 = radio2_ADC_Q3, IO_IS = radioADCQ[3]
776    PORT    radio_ADC_Q4 = radio2_ADC_Q4, IO_IS = radioADCQ[4]
777    PORT    radio_ADC_Q5 = radio2_ADC_Q5, IO_IS = radioADCQ[5]
778    PORT    radio_ADC_Q6 = radio2_ADC_Q6, IO_IS = radioADCQ[6]
779    PORT    radio_ADC_Q7 = radio2_ADC_Q7, IO_IS = radioADCQ[7]
780    PORT    radio_ADC_Q8 = radio2_ADC_Q8, IO_IS = radioADCQ[8]
781    PORT    radio_ADC_Q9 = radio2_ADC_Q9, IO_IS = radioADCQ[9]
782    PORT    radio_ADC_Q10 = radio2_ADC_Q10, IO_IS = radioADCQ[10]
783    PORT    radio_ADC_Q11 = radio2_ADC_Q11, IO_IS = radioADCQ[11]
784    PORT    radio_ADC_Q12 = radio2_ADC_Q12, IO_IS = radioADCQ[12]
785    PORT    radio_ADC_Q13 = radio2_ADC_Q13, IO_IS = radioADCQ[13]
786
787    PORT    radio_DAC_I0 = radio2_DAC_I0, IO_IS = radioDACI[0]
788    PORT    radio_DAC_I1 = radio2_DAC_I1, IO_IS = radioDACI[1]
789    PORT    radio_DAC_I2 = radio2_DAC_I2, IO_IS = radioDACI[2]
790    PORT    radio_DAC_I3 = radio2_DAC_I3, IO_IS = radioDACI[3]
791    PORT    radio_DAC_I4 = radio2_DAC_I4, IO_IS = radioDACI[4]
792    PORT    radio_DAC_I5 = radio2_DAC_I5, IO_IS = radioDACI[5]
793    PORT    radio_DAC_I6 = radio2_DAC_I6, IO_IS = radioDACI[6]
794    PORT    radio_DAC_I7 = radio2_DAC_I7, IO_IS = radioDACI[7]
795    PORT    radio_DAC_I8 = radio2_DAC_I8, IO_IS = radioDACI[8]
796    PORT    radio_DAC_I9 = radio2_DAC_I9, IO_IS = radioDACI[9]
797    PORT    radio_DAC_I10 = radio2_DAC_I10, IO_IS = radioDACI[10]
798    PORT    radio_DAC_I11 = radio2_DAC_I11, IO_IS = radioDACI[11]
799    PORT    radio_DAC_I12 = radio2_DAC_I12, IO_IS = radioDACI[12]
800    PORT    radio_DAC_I13 = radio2_DAC_I13, IO_IS = radioDACI[13]
801    PORT    radio_DAC_I14 = radio2_DAC_I14, IO_IS = radioDACI[14]
802    PORT    radio_DAC_I15 = radio2_DAC_I15, IO_IS = radioDACI[15]
803
804    PORT    radio_DAC_Q0 = radio2_DAC_Q0, IO_IS = radioDACQ[0]
805    PORT    radio_DAC_Q1 = radio2_DAC_Q1, IO_IS = radioDACQ[1]
806    PORT    radio_DAC_Q2 = radio2_DAC_Q2, IO_IS = radioDACQ[2]
807    PORT    radio_DAC_Q3 = radio2_DAC_Q3, IO_IS = radioDACQ[3]
808    PORT    radio_DAC_Q4 = radio2_DAC_Q4, IO_IS = radioDACQ[4]
809    PORT    radio_DAC_Q5 = radio2_DAC_Q5, IO_IS = radioDACQ[5]
810    PORT    radio_DAC_Q6 = radio2_DAC_Q6, IO_IS = radioDACQ[6]
811    PORT    radio_DAC_Q7 = radio2_DAC_Q7, IO_IS = radioDACQ[7]
812    PORT    radio_DAC_Q8 = radio2_DAC_Q8, IO_IS = radioDACQ[8]
813    PORT    radio_DAC_Q9 = radio2_DAC_Q9, IO_IS = radioDACQ[9]
814    PORT    radio_DAC_Q10 = radio2_DAC_Q10, IO_IS = radioDACQ[10]
815    PORT    radio_DAC_Q11 = radio2_DAC_Q11, IO_IS = radioDACQ[11]
816    PORT    radio_DAC_Q12 = radio2_DAC_Q12, IO_IS = radioDACQ[12]
817    PORT    radio_DAC_Q13 = radio2_DAC_Q13, IO_IS = radioDACQ[13]
818    PORT    radio_DAC_Q14 = radio2_DAC_Q14, IO_IS = radioDACQ[14]
819    PORT    radio_DAC_Q15 = radio2_DAC_Q15, IO_IS = radioDACQ[15]
820
821    ##########################################
822    #Radio Controller <-> Radio Bridge Ports #
823    ##########################################
824    PORT    controller_logic_clk = controller_logic_clk
825    PORT    controller_spi_clk = controller_spi_clk
826    PORT    controller_spi_data = controller_spi_data
827    PORT    controller_radio_cs = controller_radio2_cs
828    PORT    controller_dac_cs = controller_dac2_cs
829    PORT    controller_SHDN = controller_radio2_SHDN
830    PORT    controller_TxEn = controller_radio2_TxEn
831    PORT    controller_RxEn = controller_radio2_RxEn
832    PORT    controller_RxHP = controller_radio2_RxHP
833    PORT    controller_24PA = controller_radio2_24PA
834    PORT    controller_5PA = controller_radio2_5PA
835    PORT    controller_ANTSW0 = controller_radio2_ANTSW0, IO_IS = c2b_ANTSW[0]
836    PORT    controller_ANTSW1 = controller_radio2_ANTSW1, IO_IS = c2b_ANTSW[1]
837    PORT    controller_LED0 = controller_radio2_LED0, IO_IS = c2b_LED[0]
838    PORT    controller_LED1 = controller_radio2_LED1, IO_IS = c2b_LED[1]
839    PORT    controller_LED2 = controller_radio2_LED2, IO_IS = c2b_LED[2]
840    PORT    controller_RX_ADC_DCS = controller_radio2_RX_ADC_DCS
841    PORT    controller_RX_ADC_DFS = controller_radio2_RX_ADC_DFS
842    PORT    controller_RX_ADC_PWDNA = controller_radio2_RX_ADC_PWDNA
843    PORT    controller_RX_ADC_PWDNB = controller_radio2_RX_ADC_PWDNB
844    PORT    controller_DIPSW0 = controller_radio2_DIPSW0, IO_IS = c2b_DIPSW[0]
845    PORT    controller_DIPSW1 = controller_radio2_DIPSW1, IO_IS = c2b_DIPSW[1]
846    PORT    controller_DIPSW2 = controller_radio2_DIPSW2, IO_IS = c2b_DIPSW[2]
847    PORT    controller_DIPSW3 = controller_radio2_DIPSW3, IO_IS = c2b_DIPSW[3]
848    PORT    controller_RSSI_ADC_CLAMP = controller_radio2_RSSI_ADC_CLAMP
849    PORT    controller_RSSI_ADC_HIZ = controller_radio2_RSSI_ADC_HIZ
850    PORT    controller_RSSI_ADC_SLEEP = controller_radio2_RSSI_ADC_SLEEP
851    PORT    controller_RSSI_ADC_D0 = controller_radio2_RSSI_ADC_D0, IO_IS = c2b_RSSI_ADC_D[0]
852    PORT    controller_RSSI_ADC_D1 = controller_radio2_RSSI_ADC_D1, IO_IS = c2b_RSSI_ADC_D[1]
853    PORT    controller_RSSI_ADC_D2 = controller_radio2_RSSI_ADC_D2, IO_IS = c2b_RSSI_ADC_D[2]
854    PORT    controller_RSSI_ADC_D3 = controller_radio2_RSSI_ADC_D3, IO_IS = c2b_RSSI_ADC_D[3]
855    PORT    controller_RSSI_ADC_D4 = controller_radio2_RSSI_ADC_D4, IO_IS = c2b_RSSI_ADC_D[4]
856    PORT    controller_RSSI_ADC_D5 = controller_radio2_RSSI_ADC_D5, IO_IS = c2b_RSSI_ADC_D[5]
857    PORT    controller_RSSI_ADC_D6 = controller_radio2_RSSI_ADC_D6, IO_IS = c2b_RSSI_ADC_D[6]
858    PORT    controller_RSSI_ADC_D7 = controller_radio2_RSSI_ADC_D7, IO_IS = c2b_RSSI_ADC_D[7]
859    PORT    controller_RSSI_ADC_D8 = controller_radio2_RSSI_ADC_D8, IO_IS = c2b_RSSI_ADC_D[8]
860    PORT    controller_RSSI_ADC_D9 = controller_radio2_RSSI_ADC_D9, IO_IS = c2b_RSSI_ADC_D[9]
861    PORT    controller_LD = controller_radio2_LD
862    PORT    controller_RX_ADC_OTRA = controller_radio2_RX_ADC_OTRA
863    PORT    controller_RX_ADC_OTRB = controller_radio2_RX_ADC_OTRB
864    PORT    controller_RSSI_ADC_OTR = controller_radio2_RSSI_ADC_OTR
865    PORT    controller_dac_PLL_LOCK = controller_dac2_PLL_LOCK
866    PORT    controller_dac_RESET = controller_dac2_RESET
867    PORT    user_Tx_gain0 = controller_radio2_TxGain0, IO_IS = userTxG[0]
868    PORT    user_Tx_gain1 = controller_radio2_TxGain1, IO_IS = userTxG[1]
869    PORT    user_Tx_gain2 = controller_radio2_TxGain2, IO_IS = userTxG[2]
870    PORT    user_Tx_gain3 = controller_radio2_TxGain3, IO_IS = userTxG[3]
871    PORT    user_Tx_gain4 = controller_radio2_TxGain4, IO_IS = userTxG[4]
872    PORT    user_Tx_gain5 = controller_radio2_TxGain5, IO_IS = userTxG[5]
873    PORT    controller_TxStart = controller_radio2_TxStart
874    PORT    controller_SHDN_external = controller_radio2_SHDN_external
875    PORT    controller_RxEn_external = controller_radio2_RxEn_external
876    PORT    controller_TxEn_external = controller_radio2_TxEn_external
877    PORT    controller_RxHP_external = controller_radio2_RxHP_external
878
879    #####################################
880    #Radio Bridge <-> Radio Board Ports #
881    #####################################
882    PORT    dac_spi_data = dac2_spi_data
883    PORT    dac_spi_cs = dac2_spi_cs
884    PORT    dac_spi_clk = dac2_spi_clk
885    PORT    radio_spi_clk = radio2_spi_clk
886    PORT    radio_spi_data = radio2_spi_data
887    PORT    radio_spi_cs = radio2_spi_cs
888    PORT    radio_SHDN = radio2_SHDN
889    PORT    radio_TxEn = radio2_TxEn
890    PORT    radio_RxEn = radio2_RxEn
891    PORT    radio_RxHP = radio2_RxHP
892    PORT    radio_24PA = radio2_24PA
893    PORT    radio_5PA = radio2_5PA
894    PORT    radio_ANTSW0 = radio2_ANTSW0, IO_IS = b2r_ANTSW[0]
895    PORT    radio_ANTSW1 = radio2_ANTSW1, IO_IS = b2r_ANTSW[1]
896    PORT    radio_LED0 = radio2_LED0, IO_IS = b2r_LED[0]
897    PORT    radio_LED1 = radio2_LED1, IO_IS = b2r_LED[1]
898    PORT    radio_LED2 = radio2_LED2, IO_IS = b2r_LED[2]
899    PORT    radio_RX_ADC_DCS = radio2_RX_ADC_DCS
900    PORT    radio_RX_ADC_DFS = radio2_RX_ADC_DFS
901    PORT    radio_RX_ADC_PWDNA = radio2_RX_ADC_PWDNA
902    PORT    radio_RX_ADC_PWDNB = radio2_RX_ADC_PWDNB
903    PORT    radio_DIPSW0 = radio2_DIPSW0, IO_IS = b2r_DIPSW[0]
904    PORT    radio_DIPSW1 = radio2_DIPSW1, IO_IS = b2r_DIPSW[1]
905    PORT    radio_DIPSW2 = radio2_DIPSW2, IO_IS = b2r_DIPSW[2]
906    PORT    radio_DIPSW3 = radio2_DIPSW3, IO_IS = b2r_DIPSW[3]
907    PORT    radio_RSSI_ADC_clk = radio2_RSSI_ADC_clk
908    PORT    radio_RSSI_ADC_CLAMP = radio2_RSSI_ADC_CLAMP
909    PORT    radio_RSSI_ADC_HIZ = radio2_RSSI_ADC_HIZ
910    PORT    radio_RSSI_ADC_SLEEP = radio2_RSSI_ADC_SLEEP
911    PORT    radio_RSSI_ADC_D0 = radio2_RSSI_ADC_D0, IO_IS = b2r_RSSI_ADC_D[0]
912    PORT    radio_RSSI_ADC_D1 = radio2_RSSI_ADC_D1, IO_IS = b2r_RSSI_ADC_D[1]
913    PORT    radio_RSSI_ADC_D2 = radio2_RSSI_ADC_D2, IO_IS = b2r_RSSI_ADC_D[2]
914    PORT    radio_RSSI_ADC_D3 = radio2_RSSI_ADC_D3, IO_IS = b2r_RSSI_ADC_D[3]
915    PORT    radio_RSSI_ADC_D4 = radio2_RSSI_ADC_D4, IO_IS = b2r_RSSI_ADC_D[4]
916    PORT    radio_RSSI_ADC_D5 = radio2_RSSI_ADC_D5, IO_IS = b2r_RSSI_ADC_D[5]
917    PORT    radio_RSSI_ADC_D6 = radio2_RSSI_ADC_D6, IO_IS = b2r_RSSI_ADC_D[6]
918    PORT    radio_RSSI_ADC_D7 = radio2_RSSI_ADC_D7, IO_IS = b2r_RSSI_ADC_D[7]
919    PORT    radio_RSSI_ADC_D8 = radio2_RSSI_ADC_D8, IO_IS = b2r_RSSI_ADC_D[8]
920    PORT    radio_RSSI_ADC_D9 = radio2_RSSI_ADC_D9, IO_IS = b2r_RSSI_ADC_D[9]
921    PORT    radio_LD = radio2_LD
922    PORT    radio_RX_ADC_OTRA = radio2_RX_ADC_OTRA
923    PORT    radio_RX_ADC_OTRB = radio2_RX_ADC_OTRB
924    PORT    radio_RSSI_ADC_OTR = radio2_RSSI_ADC_OTR
925    PORT    radio_dac_PLL_LOCK = radio2_dac2_PLL_LOCK
926    PORT    radio_dac_RESET = radio2_dac2_RESET
927
928    PORT    user_EEPROM_IO_T = DQ2_T_user_EEPROM_IO_T
929    PORT    user_EEPROM_IO_O = DQ2_O_user_EEPROM_IO_O
930    PORT    user_EEPROM_IO_I = DQ2_I_user_EEPROM_IO_I
931    PORT    radio_EEPROM_IO = radio2_EEPROM_IO
932END
933
934#Radio Controller -> Radio Board Bridge for Slot #3
935BEGIN IO_INTERFACE
936    ATTRIBUTE IOTYPE = WARP_RADIOBRIDGE_V1
937    ATTRIBUTE INSTANCE = radio_bridge_slot_3
938    ATTRIBUTE EXCLUSIVE = slot3
939    ATTRIBUTE ALERT = 'Enable this peripheral only if a radio board is mounted in daughtercard slot 3.'
940
941    PORT    converter_clock_out = radio3_conv_clk_p
942
943    PORT    radio_b0 = radio3_b0, IO_IS = radioGain[0]
944    PORT    radio_b1 = radio3_b1, IO_IS = radioGain[1]
945    PORT    radio_b2 = radio3_b2, IO_IS = radioGain[2]
946    PORT    radio_b3 = radio3_b3, IO_IS = radioGain[3]
947    PORT    radio_b4 = radio3_b4, IO_IS = radioGain[4]
948    PORT    radio_b5 = radio3_b5, IO_IS = radioGain[5]
949    PORT    radio_b6 = radio3_b6, IO_IS = radioGain[6]
950
951    PORT    radio_ADC_I0 = radio3_ADC_I0, IO_IS = radioADCI[0]
952    PORT    radio_ADC_I1 = radio3_ADC_I1, IO_IS = radioADCI[1]
953    PORT    radio_ADC_I2 = radio3_ADC_I2, IO_IS = radioADCI[2]
954    PORT    radio_ADC_I3 = radio3_ADC_I3, IO_IS = radioADCI[3]
955    PORT    radio_ADC_I4 = radio3_ADC_I4, IO_IS = radioADCI[4]
956    PORT    radio_ADC_I5 = radio3_ADC_I5, IO_IS = radioADCI[5]
957    PORT    radio_ADC_I6 = radio3_ADC_I6, IO_IS = radioADCI[6]
958    PORT    radio_ADC_I7 = radio3_ADC_I7, IO_IS = radioADCI[7]
959    PORT    radio_ADC_I8 = radio3_ADC_I8, IO_IS = radioADCI[8]
960    PORT    radio_ADC_I9 = radio3_ADC_I9, IO_IS = radioADCI[9]
961    PORT    radio_ADC_I10 = radio3_ADC_I10, IO_IS = radioADCI[10]
962    PORT    radio_ADC_I11 = radio3_ADC_I11, IO_IS = radioADCI[11]
963    PORT    radio_ADC_I12 = radio3_ADC_I12, IO_IS = radioADCI[12]
964    PORT    radio_ADC_I13 = radio3_ADC_I13, IO_IS = radioADCI[13]
965
966    PORT    radio_ADC_Q0 = radio3_ADC_Q0, IO_IS = radioADCQ[0]
967    PORT    radio_ADC_Q1 = radio3_ADC_Q1, IO_IS = radioADCQ[1]
968    PORT    radio_ADC_Q2 = radio3_ADC_Q2, IO_IS = radioADCQ[2]
969    PORT    radio_ADC_Q3 = radio3_ADC_Q3, IO_IS = radioADCQ[3]
970    PORT    radio_ADC_Q4 = radio3_ADC_Q4, IO_IS = radioADCQ[4]
971    PORT    radio_ADC_Q5 = radio3_ADC_Q5, IO_IS = radioADCQ[5]
972    PORT    radio_ADC_Q6 = radio3_ADC_Q6, IO_IS = radioADCQ[6]
973    PORT    radio_ADC_Q7 = radio3_ADC_Q7, IO_IS = radioADCQ[7]
974    PORT    radio_ADC_Q8 = radio3_ADC_Q8, IO_IS = radioADCQ[8]
975    PORT    radio_ADC_Q9 = radio3_ADC_Q9, IO_IS = radioADCQ[9]
976    PORT    radio_ADC_Q10 = radio3_ADC_Q10, IO_IS = radioADCQ[10]
977    PORT    radio_ADC_Q11 = radio3_ADC_Q11, IO_IS = radioADCQ[11]
978    PORT    radio_ADC_Q12 = radio3_ADC_Q12, IO_IS = radioADCQ[12]
979    PORT    radio_ADC_Q13 = radio3_ADC_Q13, IO_IS = radioADCQ[13]
980
981    PORT    radio_DAC_I0 = radio3_DAC_I0, IO_IS = radioDACI[0]
982    PORT    radio_DAC_I1 = radio3_DAC_I1, IO_IS = radioDACI[1]
983    PORT    radio_DAC_I2 = radio3_DAC_I2, IO_IS = radioDACI[2]
984    PORT    radio_DAC_I3 = radio3_DAC_I3, IO_IS = radioDACI[3]
985    PORT    radio_DAC_I4 = radio3_DAC_I4, IO_IS = radioDACI[4]
986    PORT    radio_DAC_I5 = radio3_DAC_I5, IO_IS = radioDACI[5]
987    PORT    radio_DAC_I6 = radio3_DAC_I6, IO_IS = radioDACI[6]
988    PORT    radio_DAC_I7 = radio3_DAC_I7, IO_IS = radioDACI[7]
989    PORT    radio_DAC_I8 = radio3_DAC_I8, IO_IS = radioDACI[8]
990    PORT    radio_DAC_I9 = radio3_DAC_I9, IO_IS = radioDACI[9]
991    PORT    radio_DAC_I10 = radio3_DAC_I10, IO_IS = radioDACI[10]
992    PORT    radio_DAC_I11 = radio3_DAC_I11, IO_IS = radioDACI[11]
993    PORT    radio_DAC_I12 = radio3_DAC_I12, IO_IS = radioDACI[12]
994    PORT    radio_DAC_I13 = radio3_DAC_I13, IO_IS = radioDACI[13]
995    PORT    radio_DAC_I14 = radio3_DAC_I14, IO_IS = radioDACI[14]
996    PORT    radio_DAC_I15 = radio3_DAC_I15, IO_IS = radioDACI[15]
997
998    PORT    radio_DAC_Q0 = radio3_DAC_Q0, IO_IS = radioDACQ[0]
999    PORT    radio_DAC_Q1 = radio3_DAC_Q1, IO_IS = radioDACQ[1]
1000    PORT    radio_DAC_Q2 = radio3_DAC_Q2, IO_IS = radioDACQ[2]
1001    PORT    radio_DAC_Q3 = radio3_DAC_Q3, IO_IS = radioDACQ[3]
1002    PORT    radio_DAC_Q4 = radio3_DAC_Q4, IO_IS = radioDACQ[4]
1003    PORT    radio_DAC_Q5 = radio3_DAC_Q5, IO_IS = radioDACQ[5]
1004    PORT    radio_DAC_Q6 = radio3_DAC_Q6, IO_IS = radioDACQ[6]
1005    PORT    radio_DAC_Q7 = radio3_DAC_Q7, IO_IS = radioDACQ[7]
1006    PORT    radio_DAC_Q8 = radio3_DAC_Q8, IO_IS = radioDACQ[8]
1007    PORT    radio_DAC_Q9 = radio3_DAC_Q9, IO_IS = radioDACQ[9]
1008    PORT    radio_DAC_Q10 = radio3_DAC_Q10, IO_IS = radioDACQ[10]
1009    PORT    radio_DAC_Q11 = radio3_DAC_Q11, IO_IS = radioDACQ[11]
1010    PORT    radio_DAC_Q12 = radio3_DAC_Q12, IO_IS = radioDACQ[12]
1011    PORT    radio_DAC_Q13 = radio3_DAC_Q13, IO_IS = radioDACQ[13]
1012    PORT    radio_DAC_Q14 = radio3_DAC_Q14, IO_IS = radioDACQ[14]
1013    PORT    radio_DAC_Q15 = radio3_DAC_Q15, IO_IS = radioDACQ[15]
1014
1015    ##########################################
1016    #Radio Controller <-> Radio Bridge Ports #
1017    ##########################################
1018    PORT    controller_logic_clk = controller_logic_clk
1019    PORT    controller_spi_clk = controller_spi_clk
1020    PORT    controller_spi_data = controller_spi_data
1021    PORT    controller_radio_cs = controller_radio3_cs
1022    PORT    controller_dac_cs = controller_dac3_cs
1023    PORT    controller_SHDN = controller_radio3_SHDN
1024    PORT    controller_TxEn = controller_radio3_TxEn
1025    PORT    controller_RxEn = controller_radio3_RxEn
1026    PORT    controller_RxHP = controller_radio3_RxHP
1027    PORT    controller_24PA = controller_radio3_24PA
1028    PORT    controller_5PA = controller_radio3_5PA
1029    PORT    controller_ANTSW0 = controller_radio3_ANTSW0, IO_IS = c2b_ANTSW[0]
1030    PORT    controller_ANTSW1 = controller_radio3_ANTSW1, IO_IS = c2b_ANTSW[1]
1031    PORT    controller_LED0 = controller_radio3_LED0, IO_IS = c2b_LED[0]
1032    PORT    controller_LED1 = controller_radio3_LED1, IO_IS = c2b_LED[1]
1033    PORT    controller_LED2 = controller_radio3_LED2, IO_IS = c2b_LED[2]
1034    PORT    controller_RX_ADC_DCS = controller_radio3_RX_ADC_DCS
1035    PORT    controller_RX_ADC_DFS = controller_radio3_RX_ADC_DFS
1036    PORT    controller_RX_ADC_PWDNA = controller_radio3_RX_ADC_PWDNA
1037    PORT    controller_RX_ADC_PWDNB = controller_radio3_RX_ADC_PWDNB
1038    PORT    controller_DIPSW0 = controller_radio3_DIPSW0, IO_IS = c2b_DIPSW[0]
1039    PORT    controller_DIPSW1 = controller_radio3_DIPSW1, IO_IS = c2b_DIPSW[1]
1040    PORT    controller_DIPSW2 = controller_radio3_DIPSW2, IO_IS = c2b_DIPSW[2]
1041    PORT    controller_DIPSW3 = controller_radio3_DIPSW3, IO_IS = c2b_DIPSW[3]
1042    PORT    controller_RSSI_ADC_CLAMP = controller_radio3_RSSI_ADC_CLAMP
1043    PORT    controller_RSSI_ADC_HIZ = controller_radio3_RSSI_ADC_HIZ
1044    PORT    controller_RSSI_ADC_SLEEP = controller_radio3_RSSI_ADC_SLEEP
1045    PORT    controller_RSSI_ADC_D0 = controller_radio3_RSSI_ADC_D0, IO_IS = c2b_RSSI_ADC_D[0]
1046    PORT    controller_RSSI_ADC_D1 = controller_radio3_RSSI_ADC_D1, IO_IS = c2b_RSSI_ADC_D[1]
1047    PORT    controller_RSSI_ADC_D2 = controller_radio3_RSSI_ADC_D2, IO_IS = c2b_RSSI_ADC_D[2]
1048    PORT    controller_RSSI_ADC_D3 = controller_radio3_RSSI_ADC_D3, IO_IS = c2b_RSSI_ADC_D[3]
1049    PORT    controller_RSSI_ADC_D4 = controller_radio3_RSSI_ADC_D4, IO_IS = c2b_RSSI_ADC_D[4]
1050    PORT    controller_RSSI_ADC_D5 = controller_radio3_RSSI_ADC_D5, IO_IS = c2b_RSSI_ADC_D[5]
1051    PORT    controller_RSSI_ADC_D6 = controller_radio3_RSSI_ADC_D6, IO_IS = c2b_RSSI_ADC_D[6]
1052    PORT    controller_RSSI_ADC_D7 = controller_radio3_RSSI_ADC_D7, IO_IS = c2b_RSSI_ADC_D[7]
1053    PORT    controller_RSSI_ADC_D8 = controller_radio3_RSSI_ADC_D8, IO_IS = c2b_RSSI_ADC_D[8]
1054    PORT    controller_RSSI_ADC_D9 = controller_radio3_RSSI_ADC_D9, IO_IS = c2b_RSSI_ADC_D[9]
1055    PORT    controller_LD = controller_radio3_LD
1056    PORT    controller_RX_ADC_OTRA = controller_radio3_RX_ADC_OTRA
1057    PORT    controller_RX_ADC_OTRB = controller_radio3_RX_ADC_OTRB
1058    PORT    controller_RSSI_ADC_OTR = controller_radio3_RSSI_ADC_OTR
1059    PORT    controller_dac_PLL_LOCK = controller_dac3_PLL_LOCK
1060    PORT    controller_dac_RESET = controller_dac3_RESET
1061    PORT    user_Tx_gain0 = controller_radio3_TxGain0, IO_IS = userTxG[0]
1062    PORT    user_Tx_gain1 = controller_radio3_TxGain1, IO_IS = userTxG[1]
1063    PORT    user_Tx_gain2 = controller_radio3_TxGain2, IO_IS = userTxG[2]
1064    PORT    user_Tx_gain3 = controller_radio3_TxGain3, IO_IS = userTxG[3]
1065    PORT    user_Tx_gain4 = controller_radio3_TxGain4, IO_IS = userTxG[4]
1066    PORT    user_Tx_gain5 = controller_radio3_TxGain5, IO_IS = userTxG[5]
1067    PORT    controller_TxStart = controller_radio3_TxStart
1068    PORT    controller_SHDN_external = controller_radio3_SHDN_external
1069    PORT    controller_RxEn_external = controller_radio3_RxEn_external
1070    PORT    controller_TxEn_external = controller_radio3_TxEn_external
1071    PORT    controller_RxHP_external = controller_radio3_RxHP_external
1072
1073    #####################################
1074    #Radio Bridge <-> Radio Board Ports #
1075    #####################################
1076    PORT    dac_spi_data = dac3_spi_data
1077    PORT    dac_spi_cs = dac3_spi_cs
1078    PORT    dac_spi_clk = dac3_spi_clk
1079    PORT    radio_spi_clk = radio3_spi_clk
1080    PORT    radio_spi_data = radio3_spi_data
1081    PORT    radio_spi_cs = radio3_spi_cs
1082    PORT    radio_SHDN = radio3_SHDN
1083    PORT    radio_TxEn = radio3_TxEn
1084    PORT    radio_RxEn = radio3_RxEn
1085    PORT    radio_RxHP = radio3_RxHP
1086    PORT    radio_24PA = radio3_24PA
1087    PORT    radio_5PA = radio3_5PA
1088    PORT    radio_ANTSW0 = radio3_ANTSW0, IO_IS = b2r_ANTSW[0]
1089    PORT    radio_ANTSW1 = radio3_ANTSW1, IO_IS = b2r_ANTSW[1]
1090    PORT    radio_LED0 = radio3_LED0, IO_IS = b2r_LED[0]
1091    PORT    radio_LED1 = radio3_LED1, IO_IS = b2r_LED[1]
1092    PORT    radio_LED2 = radio3_LED2, IO_IS = b2r_LED[2]
1093    PORT    radio_RX_ADC_DCS = radio3_RX_ADC_DCS
1094    PORT    radio_RX_ADC_DFS = radio3_RX_ADC_DFS
1095    PORT    radio_RX_ADC_PWDNA = radio3_RX_ADC_PWDNA
1096    PORT    radio_RX_ADC_PWDNB = radio3_RX_ADC_PWDNB
1097    PORT    radio_DIPSW0 = radio3_DIPSW0, IO_IS = b2r_DIPSW[0]
1098    PORT    radio_DIPSW1 = radio3_DIPSW1, IO_IS = b2r_DIPSW[1]
1099    PORT    radio_DIPSW2 = radio3_DIPSW2, IO_IS = b2r_DIPSW[2]
1100    PORT    radio_DIPSW3 = radio3_DIPSW3, IO_IS = b2r_DIPSW[3]
1101    PORT    radio_RSSI_ADC_clk = radio3_RSSI_ADC_clk
1102    PORT    radio_RSSI_ADC_CLAMP = radio3_RSSI_ADC_CLAMP
1103    PORT    radio_RSSI_ADC_HIZ = radio3_RSSI_ADC_HIZ
1104    PORT    radio_RSSI_ADC_SLEEP = radio3_RSSI_ADC_SLEEP
1105    PORT    radio_RSSI_ADC_D0 = radio3_RSSI_ADC_D0, IO_IS = b2r_RSSI_ADC_D[0]
1106    PORT    radio_RSSI_ADC_D1 = radio3_RSSI_ADC_D1, IO_IS = b2r_RSSI_ADC_D[1]
1107    PORT    radio_RSSI_ADC_D2 = radio3_RSSI_ADC_D2, IO_IS = b2r_RSSI_ADC_D[2]
1108    PORT    radio_RSSI_ADC_D3 = radio3_RSSI_ADC_D3, IO_IS = b2r_RSSI_ADC_D[3]
1109    PORT    radio_RSSI_ADC_D4 = radio3_RSSI_ADC_D4, IO_IS = b2r_RSSI_ADC_D[4]
1110    PORT    radio_RSSI_ADC_D5 = radio3_RSSI_ADC_D5, IO_IS = b2r_RSSI_ADC_D[5]
1111    PORT    radio_RSSI_ADC_D6 = radio3_RSSI_ADC_D6, IO_IS = b2r_RSSI_ADC_D[6]
1112    PORT    radio_RSSI_ADC_D7 = radio3_RSSI_ADC_D7, IO_IS = b2r_RSSI_ADC_D[7]
1113    PORT    radio_RSSI_ADC_D8 = radio3_RSSI_ADC_D8, IO_IS = b2r_RSSI_ADC_D[8]
1114    PORT    radio_RSSI_ADC_D9 = radio3_RSSI_ADC_D9, IO_IS = b2r_RSSI_ADC_D[9]
1115    PORT    radio_LD = radio3_LD
1116    PORT    radio_RX_ADC_OTRA = radio3_RX_ADC_OTRA
1117    PORT    radio_RX_ADC_OTRB = radio3_RX_ADC_OTRB
1118    PORT    radio_RSSI_ADC_OTR = radio3_RSSI_ADC_OTR
1119    PORT    radio_dac_PLL_LOCK = radio3_dac3_PLL_LOCK
1120    PORT    radio_dac_RESET = radio3_dac3_RESET
1121
1122    PORT    user_EEPROM_IO_T = DQ3_T_user_EEPROM_IO_T
1123    PORT    user_EEPROM_IO_O = DQ3_O_user_EEPROM_IO_O
1124    PORT    user_EEPROM_IO_I = DQ3_I_user_EEPROM_IO_I
1125    PORT    radio_EEPROM_IO = radio3_EEPROM_IO
1126END
1127
1128#Radio Controller -> Radio Board Bridge for Slot #4
1129BEGIN IO_INTERFACE
1130    ATTRIBUTE IOTYPE = WARP_RADIOBRIDGE_V1
1131    ATTRIBUTE INSTANCE = radio_bridge_slot_4
1132    ATTRIBUTE EXCLUSIVE = slot4
1133    ATTRIBUTE ALERT = 'Enable this peripheral only if a radio board is mounted in daughtercard slot 4.'
1134
1135    PORT    converter_clock_out = radio4_conv_clk_p
1136
1137    PORT    radio_b0 = radio4_b0, IO_IS = radioGain[0]
1138    PORT    radio_b1 = radio4_b1, IO_IS = radioGain[1]
1139    PORT    radio_b2 = radio4_b2, IO_IS = radioGain[2]
1140    PORT    radio_b3 = radio4_b3, IO_IS = radioGain[3]
1141    PORT    radio_b4 = radio4_b4, IO_IS = radioGain[4]
1142    PORT    radio_b5 = radio4_b5, IO_IS = radioGain[5]
1143    PORT    radio_b6 = radio4_b6, IO_IS = radioGain[6]
1144
1145    PORT    radio_ADC_I0 = radio4_ADC_I0, IO_IS = radioADCI[0]
1146    PORT    radio_ADC_I1 = radio4_ADC_I1, IO_IS = radioADCI[1]
1147    PORT    radio_ADC_I2 = radio4_ADC_I2, IO_IS = radioADCI[2]
1148    PORT    radio_ADC_I3 = radio4_ADC_I3, IO_IS = radioADCI[3]
1149    PORT    radio_ADC_I4 = radio4_ADC_I4, IO_IS = radioADCI[4]
1150    PORT    radio_ADC_I5 = radio4_ADC_I5, IO_IS = radioADCI[5]
1151    PORT    radio_ADC_I6 = radio4_ADC_I6, IO_IS = radioADCI[6]
1152    PORT    radio_ADC_I7 = radio4_ADC_I7, IO_IS = radioADCI[7]
1153    PORT    radio_ADC_I8 = radio4_ADC_I8, IO_IS = radioADCI[8]
1154    PORT    radio_ADC_I9 = radio4_ADC_I9, IO_IS = radioADCI[9]
1155    PORT    radio_ADC_I10 = radio4_ADC_I10, IO_IS = radioADCI[10]
1156    PORT    radio_ADC_I11 = radio4_ADC_I11, IO_IS = radioADCI[11]
1157    PORT    radio_ADC_I12 = radio4_ADC_I12, IO_IS = radioADCI[12]
1158    PORT    radio_ADC_I13 = radio4_ADC_I13, IO_IS = radioADCI[13]
1159
1160    PORT    radio_ADC_Q0 = radio4_ADC_Q0, IO_IS = radioADCQ[0]
1161    PORT    radio_ADC_Q1 = radio4_ADC_Q1, IO_IS = radioADCQ[1]
1162    PORT    radio_ADC_Q2 = radio4_ADC_Q2, IO_IS = radioADCQ[2]
1163    PORT    radio_ADC_Q3 = radio4_ADC_Q3, IO_IS = radioADCQ[3]
1164    PORT    radio_ADC_Q4 = radio4_ADC_Q4, IO_IS = radioADCQ[4]
1165    PORT    radio_ADC_Q5 = radio4_ADC_Q5, IO_IS = radioADCQ[5]
1166    PORT    radio_ADC_Q6 = radio4_ADC_Q6, IO_IS = radioADCQ[6]
1167    PORT    radio_ADC_Q7 = radio4_ADC_Q7, IO_IS = radioADCQ[7]
1168    PORT    radio_ADC_Q8 = radio4_ADC_Q8, IO_IS = radioADCQ[8]
1169    PORT    radio_ADC_Q9 = radio4_ADC_Q9, IO_IS = radioADCQ[9]
1170    PORT    radio_ADC_Q10 = radio4_ADC_Q10, IO_IS = radioADCQ[10]
1171    PORT    radio_ADC_Q11 = radio4_ADC_Q11, IO_IS = radioADCQ[11]
1172    PORT    radio_ADC_Q12 = radio4_ADC_Q12, IO_IS = radioADCQ[12]
1173    PORT    radio_ADC_Q13 = radio4_ADC_Q13, IO_IS = radioADCQ[13]
1174
1175    PORT    radio_DAC_I0 = radio4_DAC_I0, IO_IS = radioDACI[0]
1176    PORT    radio_DAC_I1 = radio4_DAC_I1, IO_IS = radioDACI[1]
1177    PORT    radio_DAC_I2 = radio4_DAC_I2, IO_IS = radioDACI[2]
1178    PORT    radio_DAC_I3 = radio4_DAC_I3, IO_IS = radioDACI[3]
1179    PORT    radio_DAC_I4 = radio4_DAC_I4, IO_IS = radioDACI[4]
1180    PORT    radio_DAC_I5 = radio4_DAC_I5, IO_IS = radioDACI[5]
1181    PORT    radio_DAC_I6 = radio4_DAC_I6, IO_IS = radioDACI[6]
1182    PORT    radio_DAC_I7 = radio4_DAC_I7, IO_IS = radioDACI[7]
1183    PORT    radio_DAC_I8 = radio4_DAC_I8, IO_IS = radioDACI[8]
1184    PORT    radio_DAC_I9 = radio4_DAC_I9, IO_IS = radioDACI[9]
1185    PORT    radio_DAC_I10 = radio4_DAC_I10, IO_IS = radioDACI[10]
1186    PORT    radio_DAC_I11 = radio4_DAC_I11, IO_IS = radioDACI[11]
1187    PORT    radio_DAC_I12 = radio4_DAC_I12, IO_IS = radioDACI[12]
1188    PORT    radio_DAC_I13 = radio4_DAC_I13, IO_IS = radioDACI[13]
1189    PORT    radio_DAC_I14 = radio4_DAC_I14, IO_IS = radioDACI[14]
1190    PORT    radio_DAC_I15 = radio4_DAC_I15, IO_IS = radioDACI[15]
1191
1192    PORT    radio_DAC_Q0 = radio4_DAC_Q0, IO_IS = radioDACQ[0]
1193    PORT    radio_DAC_Q1 = radio4_DAC_Q1, IO_IS = radioDACQ[1]
1194    PORT    radio_DAC_Q2 = radio4_DAC_Q2, IO_IS = radioDACQ[2]
1195    PORT    radio_DAC_Q3 = radio4_DAC_Q3, IO_IS = radioDACQ[3]
1196    PORT    radio_DAC_Q4 = radio4_DAC_Q4, IO_IS = radioDACQ[4]
1197    PORT    radio_DAC_Q5 = radio4_DAC_Q5, IO_IS = radioDACQ[5]
1198    PORT    radio_DAC_Q6 = radio4_DAC_Q6, IO_IS = radioDACQ[6]
1199    PORT    radio_DAC_Q7 = radio4_DAC_Q7, IO_IS = radioDACQ[7]
1200    PORT    radio_DAC_Q8 = radio4_DAC_Q8, IO_IS = radioDACQ[8]
1201    PORT    radio_DAC_Q9 = radio4_DAC_Q9, IO_IS = radioDACQ[9]
1202    PORT    radio_DAC_Q10 = radio4_DAC_Q10, IO_IS = radioDACQ[10]
1203    PORT    radio_DAC_Q11 = radio4_DAC_Q11, IO_IS = radioDACQ[11]
1204    PORT    radio_DAC_Q12 = radio4_DAC_Q12, IO_IS = radioDACQ[12]
1205    PORT    radio_DAC_Q13 = radio4_DAC_Q13, IO_IS = radioDACQ[13]
1206    PORT    radio_DAC_Q14 = radio4_DAC_Q14, IO_IS = radioDACQ[14]
1207    PORT    radio_DAC_Q15 = radio4_DAC_Q15, IO_IS = radioDACQ[15]
1208
1209    ##########################################
1210    #Radio Controller <-> Radio Bridge Ports #
1211    ##########################################
1212    PORT    controller_logic_clk = controller_logic_clk
1213    PORT    controller_spi_clk = controller_spi_clk
1214    PORT    controller_spi_data = controller_spi_data
1215    PORT    controller_radio_cs = controller_radio4_cs
1216    PORT    controller_dac_cs = controller_dac4_cs
1217    PORT    controller_SHDN = controller_radio4_SHDN
1218    PORT    controller_TxEn = controller_radio4_TxEn
1219    PORT    controller_RxEn = controller_radio4_RxEn
1220    PORT    controller_RxHP = controller_radio4_RxHP
1221    PORT    controller_24PA = controller_radio4_24PA
1222    PORT    controller_5PA = controller_radio4_5PA
1223    PORT    controller_ANTSW0 = controller_radio4_ANTSW0, IO_IS = c2b_ANTSW[0]
1224    PORT    controller_ANTSW1 = controller_radio4_ANTSW1, IO_IS = c2b_ANTSW[1]
1225    PORT    controller_LED0 = controller_radio4_LED0, IO_IS = c2b_LED[0]
1226    PORT    controller_LED1 = controller_radio4_LED1, IO_IS = c2b_LED[1]
1227    PORT    controller_LED2 = controller_radio4_LED2, IO_IS = c2b_LED[2]
1228    PORT    controller_RX_ADC_DCS = controller_radio4_RX_ADC_DCS
1229    PORT    controller_RX_ADC_DFS = controller_radio4_RX_ADC_DFS
1230    PORT    controller_RX_ADC_PWDNA = controller_radio4_RX_ADC_PWDNA
1231    PORT    controller_RX_ADC_PWDNB = controller_radio4_RX_ADC_PWDNB
1232    PORT    controller_DIPSW0 = controller_radio4_DIPSW0, IO_IS = c2b_DIPSW[0]
1233    PORT    controller_DIPSW1 = controller_radio4_DIPSW1, IO_IS = c2b_DIPSW[1]
1234    PORT    controller_DIPSW2 = controller_radio4_DIPSW2, IO_IS = c2b_DIPSW[2]
1235    PORT    controller_DIPSW3 = controller_radio4_DIPSW3, IO_IS = c2b_DIPSW[3]
1236    PORT    controller_RSSI_ADC_CLAMP = controller_radio4_RSSI_ADC_CLAMP
1237    PORT    controller_RSSI_ADC_HIZ = controller_radio4_RSSI_ADC_HIZ
1238    PORT    controller_RSSI_ADC_SLEEP = controller_radio4_RSSI_ADC_SLEEP
1239    PORT    controller_RSSI_ADC_D0 = controller_radio4_RSSI_ADC_D0, IO_IS = c2b_RSSI_ADC_D[0]
1240    PORT    controller_RSSI_ADC_D1 = controller_radio4_RSSI_ADC_D1, IO_IS = c2b_RSSI_ADC_D[1]
1241    PORT    controller_RSSI_ADC_D2 = controller_radio4_RSSI_ADC_D2, IO_IS = c2b_RSSI_ADC_D[2]
1242    PORT    controller_RSSI_ADC_D3 = controller_radio4_RSSI_ADC_D3, IO_IS = c2b_RSSI_ADC_D[3]
1243    PORT    controller_RSSI_ADC_D4 = controller_radio4_RSSI_ADC_D4, IO_IS = c2b_RSSI_ADC_D[4]
1244    PORT    controller_RSSI_ADC_D5 = controller_radio4_RSSI_ADC_D5, IO_IS = c2b_RSSI_ADC_D[5]
1245    PORT    controller_RSSI_ADC_D6 = controller_radio4_RSSI_ADC_D6, IO_IS = c2b_RSSI_ADC_D[6]
1246    PORT    controller_RSSI_ADC_D7 = controller_radio4_RSSI_ADC_D7, IO_IS = c2b_RSSI_ADC_D[7]
1247    PORT    controller_RSSI_ADC_D8 = controller_radio4_RSSI_ADC_D8, IO_IS = c2b_RSSI_ADC_D[8]
1248    PORT    controller_RSSI_ADC_D9 = controller_radio4_RSSI_ADC_D9, IO_IS = c2b_RSSI_ADC_D[9]
1249    PORT    controller_LD = controller_radio4_LD
1250    PORT    controller_RX_ADC_OTRA = controller_radio4_RX_ADC_OTRA
1251    PORT    controller_RX_ADC_OTRB = controller_radio4_RX_ADC_OTRB
1252    PORT    controller_RSSI_ADC_OTR = controller_radio4_RSSI_ADC_OTR
1253    PORT    controller_dac_PLL_LOCK = controller_dac4_PLL_LOCK
1254    PORT    controller_dac_RESET = controller_dac4_RESET
1255    PORT    user_Tx_gain0 = controller_radio4_TxGain0, IO_IS = userTxG[0]
1256    PORT    user_Tx_gain1 = controller_radio4_TxGain1, IO_IS = userTxG[1]
1257    PORT    user_Tx_gain2 = controller_radio4_TxGain2, IO_IS = userTxG[2]
1258    PORT    user_Tx_gain3 = controller_radio4_TxGain3, IO_IS = userTxG[3]
1259    PORT    user_Tx_gain4 = controller_radio4_TxGain4, IO_IS = userTxG[4]
1260    PORT    user_Tx_gain5 = controller_radio4_TxGain5, IO_IS = userTxG[5]
1261    PORT    controller_TxStart = controller_radio4_TxStart
1262    PORT    controller_SHDN_external = controller_radio4_SHDN_external
1263    PORT    controller_RxEn_external = controller_radio4_RxEn_external
1264    PORT    controller_TxEn_external = controller_radio4_TxEn_external
1265    PORT    controller_RxHP_external = controller_radio4_RxHP_external
1266
1267    #####################################
1268    #Radio Bridge <-> Radio Board Ports #
1269    #####################################
1270    PORT    dac_spi_data = dac4_spi_data
1271    PORT    dac_spi_cs = dac4_spi_cs
1272    PORT    dac_spi_clk = dac4_spi_clk
1273    PORT    radio_spi_clk = radio4_spi_clk
1274    PORT    radio_spi_data = radio4_spi_data
1275    PORT    radio_spi_cs = radio4_spi_cs
1276    PORT    radio_SHDN = radio4_SHDN
1277    PORT    radio_TxEn = radio4_TxEn
1278    PORT    radio_RxEn = radio4_RxEn
1279    PORT    radio_RxHP = radio4_RxHP
1280    PORT    radio_24PA = radio4_24PA
1281    PORT    radio_5PA = radio4_5PA
1282    PORT    radio_ANTSW0 = radio4_ANTSW0, IO_IS = b2r_ANTSW[0]
1283    PORT    radio_ANTSW1 = radio4_ANTSW1, IO_IS = b2r_ANTSW[1]
1284    PORT    radio_LED0 = radio4_LED0, IO_IS = b2r_LED[0]
1285    PORT    radio_LED1 = radio4_LED1, IO_IS = b2r_LED[1]
1286    PORT    radio_LED2 = radio4_LED2, IO_IS = b2r_LED[2]
1287    PORT    radio_RX_ADC_DCS = radio4_RX_ADC_DCS
1288    PORT    radio_RX_ADC_DFS = radio4_RX_ADC_DFS
1289    PORT    radio_RX_ADC_PWDNA = radio4_RX_ADC_PWDNA
1290    PORT    radio_RX_ADC_PWDNB = radio4_RX_ADC_PWDNB
1291    PORT    radio_DIPSW0 = radio4_DIPSW0, IO_IS = b2r_DIPSW[0]
1292    PORT    radio_DIPSW1 = radio4_DIPSW1, IO_IS = b2r_DIPSW[1]
1293    PORT    radio_DIPSW2 = radio4_DIPSW2, IO_IS = b2r_DIPSW[2]
1294    PORT    radio_DIPSW3 = radio4_DIPSW3, IO_IS = b2r_DIPSW[3]
1295    PORT    radio_RSSI_ADC_clk = radio4_RSSI_ADC_clk
1296    PORT    radio_RSSI_ADC_CLAMP = radio4_RSSI_ADC_CLAMP
1297    PORT    radio_RSSI_ADC_HIZ = radio4_RSSI_ADC_HIZ
1298    PORT    radio_RSSI_ADC_SLEEP = radio4_RSSI_ADC_SLEEP
1299    PORT    radio_RSSI_ADC_D0 = radio4_RSSI_ADC_D0, IO_IS = b2r_RSSI_ADC_D[0]
1300    PORT    radio_RSSI_ADC_D1 = radio4_RSSI_ADC_D1, IO_IS = b2r_RSSI_ADC_D[1]
1301    PORT    radio_RSSI_ADC_D2 = radio4_RSSI_ADC_D2, IO_IS = b2r_RSSI_ADC_D[2]
1302    PORT    radio_RSSI_ADC_D3 = radio4_RSSI_ADC_D3, IO_IS = b2r_RSSI_ADC_D[3]
1303    PORT    radio_RSSI_ADC_D4 = radio4_RSSI_ADC_D4, IO_IS = b2r_RSSI_ADC_D[4]
1304    PORT    radio_RSSI_ADC_D5 = radio4_RSSI_ADC_D5, IO_IS = b2r_RSSI_ADC_D[5]
1305    PORT    radio_RSSI_ADC_D6 = radio4_RSSI_ADC_D6, IO_IS = b2r_RSSI_ADC_D[6]
1306    PORT    radio_RSSI_ADC_D7 = radio4_RSSI_ADC_D7, IO_IS = b2r_RSSI_ADC_D[7]
1307    PORT    radio_RSSI_ADC_D8 = radio4_RSSI_ADC_D8, IO_IS = b2r_RSSI_ADC_D[8]
1308    PORT    radio_RSSI_ADC_D9 = radio4_RSSI_ADC_D9, IO_IS = b2r_RSSI_ADC_D[9]
1309    PORT    radio_LD = radio4_LD
1310    PORT    radio_RX_ADC_OTRA = radio4_RX_ADC_OTRA
1311    PORT    radio_RX_ADC_OTRB = radio4_RX_ADC_OTRB
1312    PORT    radio_RSSI_ADC_OTR = radio4_RSSI_ADC_OTR
1313    PORT    radio_dac_PLL_LOCK = radio4_dac4_PLL_LOCK
1314    PORT    radio_dac_RESET = radio4_dac4_RESET
1315
1316    PORT    user_EEPROM_IO_T = DQ4_T_user_EEPROM_IO_T
1317    PORT    user_EEPROM_IO_O = DQ4_O_user_EEPROM_IO_O
1318    PORT    user_EEPROM_IO_I = DQ4_I_user_EEPROM_IO_I
1319    PORT    radio_EEPROM_IO = radio4_EEPROM_IO
1320END
1321
1322BEGIN IO_INTERFACE
1323    ATTRIBUTE IOTYPE = WARP_ANALOGBRIDGE_V1
1324    ATTRIBUTE INSTANCE = analog_bridge_slot_4
1325    ATTRIBUTE EXCLUSIVE = slot4
1326    ATTRIBUTE ALERT = 'Enable this peripheral only if a analog board is mounted in daughtercard slot 4.'
1327   
1328    PORT    clock_out = analog4_clock_out
1329
1330    PORT    analog_DAC1_A0 = analog4_DAC1_A0, IO_IS = analogDAC1A[0]
1331    PORT    analog_DAC1_A1 = analog4_DAC1_A1, IO_IS = analogDAC1A[1]
1332    PORT    analog_DAC1_A2 = analog4_DAC1_A2, IO_IS = analogDAC1A[2]
1333    PORT    analog_DAC1_A3 = analog4_DAC1_A3, IO_IS = analogDAC1A[3]
1334    PORT    analog_DAC1_A4 = analog4_DAC1_A4, IO_IS = analogDAC1A[4]
1335    PORT    analog_DAC1_A5 = analog4_DAC1_A5, IO_IS = analogDAC1A[5]
1336    PORT    analog_DAC1_A6 = analog4_DAC1_A6, IO_IS = analogDAC1A[6]
1337    PORT    analog_DAC1_A7 = analog4_DAC1_A7, IO_IS = analogDAC1A[7]
1338    PORT    analog_DAC1_A8 = analog4_DAC1_A8, IO_IS = analogDAC1A[8]
1339    PORT    analog_DAC1_A9 = analog4_DAC1_A9, IO_IS = analogDAC1A[9]
1340    PORT    analog_DAC1_A10 = analog4_DAC1_A10, IO_IS = analogDAC1A[10]
1341    PORT    analog_DAC1_A11 = analog4_DAC1_A11, IO_IS = analogDAC1A[11]
1342    PORT    analog_DAC1_A12 = analog4_DAC1_A12, IO_IS = analogDAC1A[12]
1343    PORT    analog_DAC1_A13 = analog4_DAC1_A13, IO_IS = analogDAC1A[13]
1344
1345    PORT    analog_DAC1_B0 = analog4_DAC1_B0, IO_IS = analogDAC1B[0]
1346    PORT    analog_DAC1_B1 = analog4_DAC1_B1, IO_IS = analogDAC1B[1]
1347    PORT    analog_DAC1_B2 = analog4_DAC1_B2, IO_IS = analogDAC1B[2]
1348    PORT    analog_DAC1_B3 = analog4_DAC1_B3, IO_IS = analogDAC1B[3]
1349    PORT    analog_DAC1_B4 = analog4_DAC1_B4, IO_IS = analogDAC1B[4]
1350    PORT    analog_DAC1_B5 = analog4_DAC1_B5, IO_IS = analogDAC1B[5]
1351    PORT    analog_DAC1_B6 = analog4_DAC1_B6, IO_IS = analogDAC1B[6]
1352    PORT    analog_DAC1_B7 = analog4_DAC1_B7, IO_IS = analogDAC1B[7]
1353    PORT    analog_DAC1_B8 = analog4_DAC1_B8, IO_IS = analogDAC1B[8]
1354    PORT    analog_DAC1_B9 = analog4_DAC1_B9, IO_IS = analogDAC1B[9]
1355    PORT    analog_DAC1_B10 = analog4_DAC1_B10, IO_IS = analogDAC1B[10]
1356    PORT    analog_DAC1_B11 = analog4_DAC1_B11, IO_IS = analogDAC1B[11]
1357    PORT    analog_DAC1_B12 = analog4_DAC1_B12, IO_IS = analogDAC1B[12]
1358    PORT    analog_DAC1_B13 = analog4_DAC1_B13, IO_IS = analogDAC1B[13]
1359
1360    PORT    analog_DAC2_A0 = analog4_DAC2_A0, IO_IS = analogDAC2A[0]
1361    PORT    analog_DAC2_A1 = analog4_DAC2_A1, IO_IS = analogDAC2A[1]
1362    PORT    analog_DAC2_A2 = analog4_DAC2_A2, IO_IS = analogDAC2A[2]
1363    PORT    analog_DAC2_A3 = analog4_DAC2_A3, IO_IS = analogDAC2A[3]
1364    PORT    analog_DAC2_A4 = analog4_DAC2_A4, IO_IS = analogDAC2A[4]
1365    PORT    analog_DAC2_A5 = analog4_DAC2_A5, IO_IS = analogDAC2A[5]
1366    PORT    analog_DAC2_A6 = analog4_DAC2_A6, IO_IS = analogDAC2A[6]
1367    PORT    analog_DAC2_A7 = analog4_DAC2_A7, IO_IS = analogDAC2A[7]
1368    PORT    analog_DAC2_A8 = analog4_DAC2_A8, IO_IS = analogDAC2A[8]
1369    PORT    analog_DAC2_A9 = analog4_DAC2_A9, IO_IS = analogDAC2A[9]
1370    PORT    analog_DAC2_A10 = analog4_DAC2_A10, IO_IS = analogDAC2A[10]
1371    PORT    analog_DAC2_A11 = analog4_DAC2_A11, IO_IS = analogDAC2A[11]
1372    PORT    analog_DAC2_A12 = analog4_DAC2_A12, IO_IS = analogDAC2A[12]
1373    PORT    analog_DAC2_A13 = analog4_DAC2_A13, IO_IS = analogDAC2A[13]
1374
1375    PORT    analog_DAC2_B0 = analog4_DAC2_B0, IO_IS = analogDAC2B[0]
1376    PORT    analog_DAC2_B1 = analog4_DAC2_B1, IO_IS = analogDAC2B[1]
1377    PORT    analog_DAC2_B2 = analog4_DAC2_B2, IO_IS = analogDAC2B[2]
1378    PORT    analog_DAC2_B3 = analog4_DAC2_B3, IO_IS = analogDAC2B[3]
1379    PORT    analog_DAC2_B4 = analog4_DAC2_B4, IO_IS = analogDAC2B[4]
1380    PORT    analog_DAC2_B5 = analog4_DAC2_B5, IO_IS = analogDAC2B[5]
1381    PORT    analog_DAC2_B6 = analog4_DAC2_B6, IO_IS = analogDAC2B[6]
1382    PORT    analog_DAC2_B7 = analog4_DAC2_B7, IO_IS = analogDAC2B[7]
1383    PORT    analog_DAC2_B8 = analog4_DAC2_B8, IO_IS = analogDAC2B[8]
1384    PORT    analog_DAC2_B9 = analog4_DAC2_B9, IO_IS = analogDAC2B[9]
1385    PORT    analog_DAC2_B10 = analog4_DAC2_B10, IO_IS = analogDAC2B[10]
1386    PORT    analog_DAC2_B11 = analog4_DAC2_B11, IO_IS = analogDAC2B[11]
1387    PORT    analog_DAC2_B12 = analog4_DAC2_B12, IO_IS = analogDAC2B[12]
1388    PORT    analog_DAC2_B13 = analog4_DAC2_B13, IO_IS = analogDAC2B[13]
1389
1390    PORT    analog_DAC1_sleep = analog4_DAC1_sleep
1391    PORT    analog_DAC2_sleep = analog4_DAC2_sleep
1392
1393    PORT    analog_ADC_A0 = analog4_ADC_A0, IO_IS = analogADCA[0]
1394    PORT    analog_ADC_A1 = analog4_ADC_A1, IO_IS = analogADCA[1]
1395    PORT    analog_ADC_A2 = analog4_ADC_A2, IO_IS = analogADCA[2]
1396    PORT    analog_ADC_A3 = analog4_ADC_A3, IO_IS = analogADCA[3]
1397    PORT    analog_ADC_A4 = analog4_ADC_A4, IO_IS = analogADCA[4]
1398    PORT    analog_ADC_A5 = analog4_ADC_A5, IO_IS = analogADCA[5]
1399    PORT    analog_ADC_A6 = analog4_ADC_A6, IO_IS = analogADCA[6]
1400    PORT    analog_ADC_A7 = analog4_ADC_A7, IO_IS = analogADCA[7]
1401    PORT    analog_ADC_A8 = analog4_ADC_A8, IO_IS = analogADCA[8]
1402    PORT    analog_ADC_A9 = analog4_ADC_A9, IO_IS = analogADCA[9]
1403    PORT    analog_ADC_A10 = analog4_ADC_A10, IO_IS = analogADCA[10]
1404    PORT    analog_ADC_A11 = analog4_ADC_A11, IO_IS = analogADCA[11]
1405    PORT    analog_ADC_A12 = analog4_ADC_A12, IO_IS = analogADCA[12]
1406    PORT    analog_ADC_A13 = analog4_ADC_A13, IO_IS = analogADCA[13]
1407
1408    PORT    analog_ADC_B0 = analog4_ADC_B0, IO_IS = analogADCB[0]
1409    PORT    analog_ADC_B1 = analog4_ADC_B1, IO_IS = analogADCB[1]
1410    PORT    analog_ADC_B2 = analog4_ADC_B2, IO_IS = analogADCB[2]
1411    PORT    analog_ADC_B3 = analog4_ADC_B3, IO_IS = analogADCB[3]
1412    PORT    analog_ADC_B4 = analog4_ADC_B4, IO_IS = analogADCB[4]
1413    PORT    analog_ADC_B5 = analog4_ADC_B5, IO_IS = analogADCB[5]
1414    PORT    analog_ADC_B6 = analog4_ADC_B6, IO_IS = analogADCB[6]
1415    PORT    analog_ADC_B7 = analog4_ADC_B7, IO_IS = analogADCB[7]
1416    PORT    analog_ADC_B8 = analog4_ADC_B8, IO_IS = analogADCB[8]
1417    PORT    analog_ADC_B9 = analog4_ADC_B9, IO_IS = analogADCB[9]
1418    PORT    analog_ADC_B10 = analog4_ADC_B10, IO_IS = analogADCB[10]
1419    PORT    analog_ADC_B11 = analog4_ADC_B11, IO_IS = analogADCB[11]
1420    PORT    analog_ADC_B12 = analog4_ADC_B12, IO_IS = analogADCB[12]
1421    PORT    analog_ADC_B13 = analog4_ADC_B13, IO_IS = analogADCB[13]
1422
1423    PORT    analog_ADC_DFS = analog4_ADC_DFS
1424    PORT    analog_ADC_DCS = analog4_ADC_DCS
1425    PORT    analog_ADC_pdwnA = analog4_ADC_pdwnA
1426    PORT    analog_ADC_pdwnB = analog4_ADC_pdwnB
1427    PORT    analog_ADC_otrA = analog4_ADC_otrA
1428    PORT    analog_ADC_otrB = analog4_ADC_otrB
1429   
1430    PORT    analog_LED0 = analog4_LED0, IO_IS = analogLED[0]
1431    PORT    analog_LED1 = analog4_LED1, IO_IS = analogLED[1]
1432    PORT    analog_LED2 = analog4_LED2, IO_IS = analogLED[2]
1433   
1434END
1435
1436# EEPROM Serial Number and Memory interface
1437BEGIN IO_INTERFACE
1438    ATTRIBUTE IOTYPE = WARP_EEPROM_V1
1439    ATTRIBUTE INSTANCE = eeprom_controller
1440    PORT DQ0   = EEPROM_0_DQ0, INITIALVAL = VCC
1441#   PORT DQ0_T =
1442#   PORT DQ0_O =
1443#   PORT DQ0_I =
1444
1445#   PORT DQ1   =
1446    PORT DQ1_T = DQ1_T_user_EEPROM_IO_T
1447    PORT DQ1_O = DQ1_O_user_EEPROM_IO_O
1448    PORT DQ1_I = DQ1_I_user_EEPROM_IO_I, INITIALVAL = VCC
1449
1450#   PORT DQ2   =
1451    PORT DQ2_T = DQ2_T_user_EEPROM_IO_T
1452    PORT DQ2_O = DQ2_O_user_EEPROM_IO_O
1453    PORT DQ2_I = DQ2_I_user_EEPROM_IO_I, INITIALVAL = VCC
1454
1455#   PORT DQ3   =
1456    PORT DQ3_T = DQ3_T_user_EEPROM_IO_T
1457    PORT DQ3_O = DQ3_O_user_EEPROM_IO_O
1458    PORT DQ3_I = DQ3_I_user_EEPROM_IO_I, INITIALVAL = VCC
1459
1460#   PORT DQ4   =
1461    PORT DQ4_T = DQ4_T_user_EEPROM_IO_T
1462    PORT DQ4_O = DQ4_O_user_EEPROM_IO_O
1463    PORT DQ4_I = DQ4_I_user_EEPROM_IO_I, INITIALVAL = VCC
1464
1465#   PORT DQ5   =
1466#   PORT DQ5_T =
1467#   PORT DQ5_O =
1468    PORT DQ5_I = "net_vcc"
1469
1470#   PORT DQ6   =
1471#   PORT DQ6_T =
1472#   PORT DQ6_O =
1473    PORT DQ6_I = "net_vcc"
1474
1475#   PORT DQ7   =
1476#   PORT DQ7_T =
1477#   PORT DQ7_O =
1478    PORT DQ7_I = "net_vcc"
1479END
1480
1481
1482# This is the FPGA definition. First characterize the processor.
1483BEGIN FPGA
1484    ATTRIBUTE INSTANCE = fpga_0
1485    ATTRIBUTE FAMILY = virtex4
1486    ATTRIBUTE DEVICE =  XC4VFX100
1487    ATTRIBUTE PACKAGE =  FF1517
1488    ATTRIBUTE SPEED_GRADE = -11
1489    ATTRIBUTE JTAG_POSITION = 2 #SysaceCF is in position 1
1490
1491### Clock ###  Use the same port connection names as defined above.
1492    PORT CLK_100 = CLK_100MHZ_OSC, UCF_NET_STRING=("LOC=AM21", "IOSTANDARD = LVTTL")
1493    PORT CLK_40 = CLK_40MHZ_OSC, UCF_NET_STRING=("LOC=AN20", "IOSTANDARD = LVTTL")
1494
1495### RESET ### #Down push button
1496    PORT RESET = CONN_INIT_INIT, UCF_NET_STRING=("LOC=M21", "IOSTANDARD = LVCMOS25")
1497
1498### LED ###
1499    PORT LED0 = CONN_LEDs_LED0, UCF_NET_STRING=("LOC=N24", "IOSTANDARD = LVCMOS25")
1500    PORT LED1 = CONN_LEDs_LED1, UCF_NET_STRING=("LOC=N20", "IOSTANDARD = LVCMOS25")
1501    PORT LED2 = CONN_LEDs_LED2, UCF_NET_STRING=("LOC=L18", "IOSTANDARD = LVCMOS25")
1502    PORT LED3 = CONN_LEDs_LED3, UCF_NET_STRING=("LOC=N18", "IOSTANDARD = LVCMOS25")
1503    PORT LED4 = CONN_LEDs_LED4, UCF_NET_STRING=("LOC=M18", "IOSTANDARD = LVCMOS25")
1504    PORT LED5 = CONN_LEDs_LED5, UCF_NET_STRING=("LOC=M25", "IOSTANDARD = LVCMOS25")
1505    PORT LED6 = CONN_LEDs_LED6, UCF_NET_STRING=("LOC=N19", "IOSTANDARD = LVCMOS25")
1506    PORT LED7 = CONN_LEDs_LED7, UCF_NET_STRING=("LOC=P19", "IOSTANDARD = LVCMOS25")
1507
1508### PUSH BUTTONS ###
1509    PORT PUSHU = CONN_PUSHU, UCF_NET_STRING=("LOC=N23", "IOSTANDARD = LVCMOS25")
1510    PORT PUSHL = CONN_PUSHL, UCF_NET_STRING=("LOC=N22", "IOSTANDARD = LVCMOS25")
1511    PORT PUSHR = CONN_PUSHR, UCF_NET_STRING=("LOC=M23", "IOSTANDARD = LVCMOS25")
1512    PORT PUSHC = CONN_PUSHC, UCF_NET_STRING=("LOC=L23", "IOSTANDARD = LVCMOS25")
1513
1514### IO Expander ###
1515    PORT IIC_CLK   = iic_scl, UCF_NET_STRING=("LOC=AK17", "IOSTANDARD = LVTTL")
1516    PORT IIC_DATA  = iic_sda, UCF_NET_STRING=("LOC=AL18", "IOSTANDARD = LVTTL")
1517
1518### UART #0 ###
1519    PORT RXD_DB9 = CONN_RXD_DB9, UCF_NET_STRING=("LOC=L24", "IOSTANDARD = LVCMOS25")
1520    PORT TXD_DB9 = CONN_TXD_DB9, UCF_NET_STRING=("LOC=K24", "IOSTANDARD = LVCMOS25")
1521
1522### UART #1 ###
1523    PORT RXD_USB = CONN_RXD_USB, UCF_NET_STRING=("LOC=C23", "IOSTANDARD = LVTTL")
1524    PORT TXD_USB = CONN_TXD_USB, UCF_NET_STRING=("LOC=AA23", "IOSTANDARD = LVTTL")
1525
1526### SYSACE FLASH ###
1527    PORT SYSACE_CLK = sysace_clk, UCF_NET_STRING=("LOC=AJ21", "IOSTANDARD = LVTTL") # Input CLK
1528    PORT MPA00 = sysace_mpa_0, UCF_NET_STRING=("LOC=AJ16", "IOSTANDARD = LVTTL")
1529    PORT MPA01 = sysace_mpa_1, UCF_NET_STRING=("LOC=AH17", "IOSTANDARD = LVTTL")
1530    PORT MPA02 = sysace_mpa_2, UCF_NET_STRING=("LOC=AN18", "IOSTANDARD = LVTTL")
1531    PORT MPA03 = sysace_mpa_3, UCF_NET_STRING=("LOC=AL19", "IOSTANDARD = LVTTL")
1532    PORT MPA04 = sysace_mpa_4, UCF_NET_STRING=("LOC=AM16", "IOSTANDARD = LVTTL")
1533    PORT MPA05 = sysace_mpa_5, UCF_NET_STRING=("LOC=AJ19", "IOSTANDARD = LVTTL")
1534    PORT MPA06 = sysace_mpa_6, UCF_NET_STRING=("LOC=AL16", "IOSTANDARD = LVTTL")
1535    PORT MPD00 = sysace_mpd_0, UCF_NET_STRING=("LOC=AR17", "IOSTANDARD = LVTTL")
1536    PORT MPD01 = sysace_mpd_1, UCF_NET_STRING=("LOC=AP17", "IOSTANDARD = LVTTL")
1537    PORT MPD02 = sysace_mpd_2, UCF_NET_STRING=("LOC=AM18", "IOSTANDARD = LVTTL")
1538    PORT MPD03 = sysace_mpd_3, UCF_NET_STRING=("LOC=AK19", "IOSTANDARD = LVTTL")
1539    PORT MPD04 = sysace_mpd_4, UCF_NET_STRING=("LOC=AJ20", "IOSTANDARD = LVTTL")
1540    PORT MPD05 = sysace_mpd_5, UCF_NET_STRING=("LOC=AN17", "IOSTANDARD = LVTTL")
1541    PORT MPD06 = sysace_mpd_6, UCF_NET_STRING=("LOC=AM17", "IOSTANDARD = LVTTL")
1542    PORT MPD07 = sysace_mpd_7, UCF_NET_STRING=("LOC=AH15", "IOSTANDARD = LVTTL")
1543    PORT MPCE  = sysace_mpce, UCF_NET_STRING=("LOC=AK16", "IOSTANDARD = LVTTL")
1544    PORT MPOE  = sysace_mpoe, UCF_NET_STRING=("LOC=AJ17", "IOSTANDARD = LVTTL")
1545    PORT MPWE  = sysace_mpwe, UCF_NET_STRING=("LOC=AR18", "IOSTANDARD = LVTTL")
1546    PORT MPIRQ = sysace_mpirq, UCF_NET_STRING=("LOC=AG17", "IOSTANDARD = LVTTL")
1547
1548### 4 Dip Switchs ###
1549    PORT SW_0 = SW_0, UCF_NET_STRING=("LOC=M17", "IOSTANDARD = LVCMOS25")
1550    PORT SW_1 = SW_1, UCF_NET_STRING=("LOC=R18", "IOSTANDARD = LVCMOS25")
1551    PORT SW_2 = SW_2, UCF_NET_STRING=("LOC=P17", "IOSTANDARD = LVCMOS25")
1552    PORT SW_3 = SW_3, UCF_NET_STRING=("LOC=M16", "IOSTANDARD = LVCMOS25")
1553
1554### TEMAC ###
1555    # hard_temac ports
1556    PORT GMII_TXD_0_7 = GMII_TXD_0_7_s, UCF_NET_STRING=("LOC = K16", "IOSTANDARD = LVCMOS25")
1557    PORT GMII_TXD_0_6 = GMII_TXD_0_6_s, UCF_NET_STRING=("LOC = H17", "IOSTANDARD = LVCMOS25")
1558    PORT GMII_TXD_0_5 = GMII_TXD_0_5_s, UCF_NET_STRING=("LOC = J17", "IOSTANDARD = LVCMOS25")
1559    PORT GMII_TXD_0_4 = GMII_TXD_0_4_s, UCF_NET_STRING=("LOC = J16", "IOSTANDARD = LVCMOS25")
1560    PORT GMII_TXD_0_3 = GMII_TXD_0_3_s, UCF_NET_STRING=("LOC = G15", "IOSTANDARD = LVCMOS25")
1561    PORT GMII_TXD_0_2 = GMII_TXD_0_2_s, UCF_NET_STRING=("LOC = K17", "IOSTANDARD = LVCMOS25")
1562    PORT GMII_TXD_0_1 = GMII_TXD_0_1_s, UCF_NET_STRING=("LOC = E17", "IOSTANDARD = LVCMOS25")
1563    PORT GMII_TXD_0_0 = GMII_TXD_0_0_s, UCF_NET_STRING=("LOC = D17", "IOSTANDARD = LVCMOS25")
1564    PORT GMII_TX_EN_0 = GMII_TX_EN_0_s, UCF_NET_STRING=("LOC = C18", "IOSTANDARD = LVCMOS25")
1565    PORT GMII_TX_ER_0 = GMII_TX_ER_0_s, UCF_NET_STRING=("LOC = K18", "IOSTANDARD = LVCMOS25")
1566    PORT GMII_TX_CLK_0 = GMII_TX_CLK_0_s, UCF_NET_STRING=("LOC = F21", "IOSTANDARD = LVCMOS25")
1567    PORT GMII_RXD_0_7 = GMII_RXD_0_7_s, UCF_NET_STRING=("LOC = G21", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1568    PORT GMII_RXD_0_6 = GMII_RXD_0_6_s, UCF_NET_STRING=("LOC = E23", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1569    PORT GMII_RXD_0_5 = GMII_RXD_0_5_s, UCF_NET_STRING=("LOC = G23", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1570    PORT GMII_RXD_0_4 = GMII_RXD_0_4_s, UCF_NET_STRING=("LOC = J24", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1571    PORT GMII_RXD_0_3 = GMII_RXD_0_3_s, UCF_NET_STRING=("LOC = H22", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1572    PORT GMII_RXD_0_2 = GMII_RXD_0_2_s, UCF_NET_STRING=("LOC = E22", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1573    PORT GMII_RXD_0_1 = GMII_RXD_0_1_s, UCF_NET_STRING=("LOC = E21", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1574    PORT GMII_RXD_0_0 = GMII_RXD_0_0_s, UCF_NET_STRING=("LOC = K23", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1575    PORT GMII_RX_DV_0 = GMII_RX_DV_0_s, UCF_NET_STRING=("LOC = H23", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1576    PORT GMII_RX_ER_0 = GMII_RX_ER_0_s, UCF_NET_STRING=("LOC = F23", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1577#   PORT GMII_RX_CLK_0 = GMII_RX_CLK_0_s, UCF_NET_STRING=("LOC = J22", "IOSTANDARD = LVCMOS25")
1578    PORT GMII_RX_CLK_0 = GMII_RX_CLK_0_s, UCF_NET_STRING=("LOC = H24", "IOSTANDARD = LVCMOS25", "CLOCK_DEDICATED_ROUTE = FALSE")
1579    PORT MII_TX_CLK_0 = MII_TX_CLK_0_s, UCF_NET_STRING=("LOC = G22", "PERIOD = 40 ns", "MAXSKEW= 1.0 ns", "IOSTANDARD = LVCMOS25")
1580    PORT GMII_COL_0 = GMII_COL_0_s, UCF_NET_STRING=("LOC = G17", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1581#   PORT GMII_CRS_0 = GMII_CRS_0_s, UCF_NET_STRING=("LOC = H24", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1582    PORT GMII_CRS_0 = GMII_CRS_0_s, UCF_NET_STRING=("LOC = J22", "IOBDELAY=NONE", "IOSTANDARD = LVCMOS25")
1583    PORT MDIO_0 = MDIO_0_s, UCF_NET_STRING=("LOC = L16", "IOSTANDARD = LVCMOS25")
1584    PORT MDC_0 = MDC_0_s, UCF_NET_STRING=("LOC = H15", "IOSTANDARD = LVCMOS25")
1585    # plb_temac ports
1586    PORT PhyResetN = phy_rst_n_s, UCF_NET_STRING=("LOC = C17", "TIG", "IOSTANDARD = LVCMOS25")
1587
1588### Clock Board Configurator ###
1589    PORT clk_board_radio_DO = clk_board_radio_DO, UCF_NET_STRING=("LOC=AN19", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p13  c2
1590    PORT clk_board_radio_CS = clk_board_radio_CS, UCF_NET_STRING=("LOC=AP19", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p12 c1
1591    PORT clk_board_radio_EN = clk_board_radio_EN, UCF_NET_STRING=("LOC=AR19", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p11 c0
1592    PORT clk_board_radio_CLK = clk_board_radio_CLK, UCF_NET_STRING=("LOC=AM20", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p15 c3
1593#   PORT clk_board_logic_DO = clk_board_logic_DO, UCF_NET_STRING=("LOC=AR21", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p19 c6
1594    PORT clk_board_logic_DO = clk_board_logic_DO, UCF_NET_STRING=("LOC=AM22", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p19 c6
1595    PORT clk_board_logic_CS = clk_board_logic_CS, UCF_NET_STRING=("LOC=AL21", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p18 c5
1596    PORT clk_board_logic_EN = clk_board_logic_EN, UCF_NET_STRING=("LOC=AK21", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p16 c4
1597    PORT clk_board_logic_CLK = clk_board_logic_CLK, UCF_NET_STRING=("LOC=AN22", "IOSTANDARD=LVTTL", "SLEW = SLOW") #p20 c7
1598
1599
1600### DDR2 2GB ###
1601    PORT ddr2_2gb_ODT_0 = ddr2_2gb_odt_0, UCF_NET_STRING=("LOC=AT16", "IOSTANDARD = SSTL18_I")
1602    PORT ddr2_2gb_ODT_1 = ddr2_2gb_odt_1, UCF_NET_STRING=("LOC=AP11", "IOSTANDARD = SSTL18_I")
1603    PORT ddr2_2gb_ADDR0 = ddr2_2gb_addr_0, UCF_NET_STRING=("LOC=AH13", "IOSTANDARD = SSTL18_I")
1604    PORT ddr2_2gb_ADDR1 = ddr2_2gb_addr_1, UCF_NET_STRING=("LOC=AR16", "IOSTANDARD = SSTL18_I")
1605    PORT ddr2_2gb_ADDR2 = ddr2_2gb_addr_2, UCF_NET_STRING=("LOC=AH14", "IOSTANDARD = SSTL18_I")
1606    PORT ddr2_2gb_ADDR3 = ddr2_2gb_addr_3, UCF_NET_STRING=("LOC=AU13", "IOSTANDARD = SSTL18_I")
1607    PORT ddr2_2gb_ADDR4 = ddr2_2gb_addr_4, UCF_NET_STRING=("LOC=AP25", "IOSTANDARD = SSTL18_I")
1608    PORT ddr2_2gb_ADDR5 = ddr2_2gb_addr_5, UCF_NET_STRING=("LOC=AN30", "IOSTANDARD = SSTL18_I")
1609    PORT ddr2_2gb_ADDR6 = ddr2_2gb_addr_6, UCF_NET_STRING=("LOC=AR29", "IOSTANDARD = SSTL18_I")
1610    PORT ddr2_2gb_ADDR7 = ddr2_2gb_addr_7, UCF_NET_STRING=("LOC=AT29", "IOSTANDARD = SSTL18_I")
1611    PORT ddr2_2gb_ADDR8 = ddr2_2gb_addr_8, UCF_NET_STRING=("LOC=AL30", "IOSTANDARD = SSTL18_I")
1612    PORT ddr2_2gb_ADDR9 = ddr2_2gb_addr_9, UCF_NET_STRING=("LOC=AP30", "IOSTANDARD = SSTL18_I")
1613    PORT ddr2_2gb_ADDR10 = ddr2_2gb_addr_10, UCF_NET_STRING=("LOC=AM30", "IOSTANDARD = SSTL18_I")
1614    PORT ddr2_2gb_ADDR11 = ddr2_2gb_addr_11, UCF_NET_STRING=("LOC=AL29", "IOSTANDARD = SSTL18_I")
1615    PORT ddr2_2gb_ADDR12 = ddr2_2gb_addr_12, UCF_NET_STRING=("LOC=AN29", "IOSTANDARD = SSTL18_I")
1616    PORT ddr2_2gb_ADDR13 = ddr2_2gb_addr_13, UCF_NET_STRING=("LOC=AK29", "IOSTANDARD = SSTL18_I")
1617    PORT ddr2_2gb_BANKADDR0 = ddr2_2gb_bankaddr_0, UCF_NET_STRING=("LOC=AP14", "IOSTANDARD = SSTL18_I")
1618    PORT ddr2_2gb_BANKADDR1 = ddr2_2gb_bankaddr_1, UCF_NET_STRING=("LOC=AN13", "IOSTANDARD = SSTL18_I")
1619    PORT ddr2_2gb_BANKADDR2 = ddr2_2gb_bankaddr_2, UCF_NET_STRING=("LOC=AT14", "IOSTANDARD = SSTL18_I")
1620    PORT ddr2_2gb_CASN = ddr2_2gb_casn, UCF_NET_STRING=("LOC=AU12", "IOSTANDARD = SSTL18_I")
1621    PORT ddr2_2gb_CKE1 = ddr2_2gb_cke_1, UCF_NET_STRING=("LOC=AK11", "IOSTANDARD = SSTL18_I")
1622    PORT ddr2_2gb_CKE0 = ddr2_2gb_cke_0, UCF_NET_STRING=("LOC=AP16", "IOSTANDARD = SSTL18_I")
1623    PORT ddr2_2gb_CSN1 = ddr2_2gb_csn_1, UCF_NET_STRING=("LOC=AT13", "IOSTANDARD = SSTL18_I")
1624    PORT ddr2_2gb_CSN0 = ddr2_2gb_csn_0, UCF_NET_STRING=("LOC=AK14", "IOSTANDARD = SSTL18_I")
1625    PORT ddr2_2gb_RASN = ddr2_2gb_rasn, UCF_NET_STRING=("LOC=AJ11", "IOSTANDARD = SSTL18_I")
1626    PORT ddr2_2gb_WEN = ddr2_2gb_wen, UCF_NET_STRING=("LOC=AR13", "IOSTANDARD = SSTL18_I")
1627    PORT ddr2_2gb_DM0 = ddr2_2gb_dm_0, UCF_NET_STRING=("LOC=AU36", "IOSTANDARD = SSTL18_I")
1628    PORT ddr2_2gb_DM1 = ddr2_2gb_dm_1, UCF_NET_STRING=("LOC=AR34", "IOSTANDARD = SSTL18_I")
1629    PORT ddr2_2gb_DM2 = ddr2_2gb_dm_2, UCF_NET_STRING=("LOC=AK31", "IOSTANDARD = SSTL18_I")
1630    PORT ddr2_2gb_DM3 = ddr2_2gb_dm_3, UCF_NET_STRING=("LOC=AN28", "IOSTANDARD = SSTL18_I")
1631    PORT ddr2_2gb_DM4 = ddr2_2gb_dm_4, UCF_NET_STRING=("LOC=AU16", "IOSTANDARD = SSTL18_I")
1632    PORT ddr2_2gb_DM5 = ddr2_2gb_dm_5, UCF_NET_STRING=("LOC=AP12", "IOSTANDARD = SSTL18_I")
1633    PORT ddr2_2gb_DM6 = ddr2_2gb_dm_6, UCF_NET_STRING=("LOC=AP15", "IOSTANDARD = SSTL18_I")
1634    PORT ddr2_2gb_DM7 = ddr2_2gb_dm_7, UCF_NET_STRING=("LOC=AJ12", "IOSTANDARD = SSTL18_I")
1635    PORT ddr2_2gb_DQS0 = ddr2_2gb_dqs_0, UCF_NET_STRING=("LOC=AU26", "IOSTANDARD = DIFF_SSTL18_II")
1636    PORT ddr2_2gb_DQS1 = ddr2_2gb_dqs_1, UCF_NET_STRING=("LOC=AT35", "IOSTANDARD = DIFF_SSTL18_II")
1637    PORT ddr2_2gb_DQS2 = ddr2_2gb_dqs_2, UCF_NET_STRING=("LOC=AM28", "IOSTANDARD = DIFF_SSTL18_II")
1638    PORT ddr2_2gb_DQS3 = ddr2_2gb_dqs_3, UCF_NET_STRING=("LOC=AT31", "IOSTANDARD = DIFF_SSTL18_II")
1639    PORT ddr2_2gb_DQS4 = ddr2_2gb_dqs_4, UCF_NET_STRING=("LOC=AN8", "IOSTANDARD = DIFF_SSTL18_II")
1640    PORT ddr2_2gb_DQS5 = ddr2_2gb_dqs_5, UCF_NET_STRING=("LOC=AT15", "IOSTANDARD = DIFF_SSTL18_II")
1641    PORT ddr2_2gb_DQS6 = ddr2_2gb_dqs_6, UCF_NET_STRING=("LOC=AT11", "IOSTANDARD = DIFF_SSTL18_II")
1642    PORT ddr2_2gb_DQS7 = ddr2_2gb_dqs_7, UCF_NET_STRING=("LOC=AL13", "IOSTANDARD = DIFF_SSTL18_II")
1643    PORT ddr2_2gb_DQSn0 = ddr2_2gb_dqsn_0, UCF_NET_STRING=("LOC=AT26", "IOSTANDARD = DIFF_SSTL18_II")
1644    PORT ddr2_2gb_DQSn1 = ddr2_2gb_dqsn_1, UCF_NET_STRING=("LOC=AU35", "IOSTANDARD = DIFF_SSTL18_II")
1645    PORT ddr2_2gb_DQSn2 = ddr2_2gb_dqsn_2, UCF_NET_STRING=("LOC=AL28", "IOSTANDARD = DIFF_SSTL18_II")
1646    PORT ddr2_2gb_DQSn3 = ddr2_2gb_dqsn_3, UCF_NET_STRING=("LOC=AU31", "IOSTANDARD = DIFF_SSTL18_II")
1647    PORT ddr2_2gb_DQSn4 = ddr2_2gb_dqsn_4, UCF_NET_STRING=("LOC=AN7", "IOSTANDARD = DIFF_SSTL18_II")
1648    PORT ddr2_2gb_DQSn5 = ddr2_2gb_dqsn_5, UCF_NET_STRING=("LOC=AU15", "IOSTANDARD = DIFF_SSTL18_II")
1649    PORT ddr2_2gb_DQSn6 = ddr2_2gb_dqsn_6, UCF_NET_STRING=("LOC=AU11", "IOSTANDARD = DIFF_SSTL18_II")
1650    PORT ddr2_2gb_DQSn7 = ddr2_2gb_dqsn_7, UCF_NET_STRING=("LOC=AM13", "IOSTANDARD = DIFF_SSTL18_II")
1651    PORT ddr2_2gb_DQ0 = ddr2_2gb_dq_0, UCF_NET_STRING=("LOC=AR27", "IOSTANDARD = SSTL18_I")
1652    PORT ddr2_2gb_DQ1 = ddr2_2gb_dq_1, UCF_NET_STRING=("LOC=AR26", "IOSTANDARD = SSTL18_I")
1653    PORT ddr2_2gb_DQ2 = ddr2_2gb_dq_2, UCF_NET_STRING=("LOC=AM26", "IOSTANDARD = SSTL18_I")
1654    PORT ddr2_2gb_DQ3 = ddr2_2gb_dq_3, UCF_NET_STRING=("LOC=AT24", "IOSTANDARD = SSTL18_I")
1655    PORT ddr2_2gb_DQ4 = ddr2_2gb_dq_4, UCF_NET_STRING=("LOC=AP37", "IOSTANDARD = SSTL18_I")
1656    PORT ddr2_2gb_DQ5 = ddr2_2gb_dq_5, UCF_NET_STRING=("LOC=AR37", "IOSTANDARD = SSTL18_I")
1657    PORT ddr2_2gb_DQ6 = ddr2_2gb_dq_6, UCF_NET_STRING=("LOC=AP32", "IOSTANDARD = SSTL18_I")
1658    PORT ddr2_2gb_DQ7 = ddr2_2gb_dq_7, UCF_NET_STRING=("LOC=AT36", "IOSTANDARD = SSTL18_I")
1659    PORT ddr2_2gb_DQ8 = ddr2_2gb_dq_8, UCF_NET_STRING=("LOC=AR33", "IOSTANDARD = SSTL18_I")
1660    PORT ddr2_2gb_DQ9 = ddr2_2gb_dq_9, UCF_NET_STRING=("LOC=AR24", "IOSTANDARD = SSTL18_I")
1661    PORT ddr2_2gb_DQ10 = ddr2_2gb_dq_10, UCF_NET_STRING=("LOC=AM32", "IOSTANDARD = SSTL18_I")
1662    PORT ddr2_2gb_DQ11 = ddr2_2gb_dq_11, UCF_NET_STRING=("LOC=AN32", "IOSTANDARD = SSTL18_I")
1663    PORT ddr2_2gb_DQ12 = ddr2_2gb_dq_12, UCF_NET_STRING=("LOC=AR36", "IOSTANDARD = SSTL18_I")
1664    PORT ddr2_2gb_DQ13 = ddr2_2gb_dq_13, UCF_NET_STRING=("LOC=AT34", "IOSTANDARD = SSTL18_I")
1665    PORT ddr2_2gb_DQ14 = ddr2_2gb_dq_14, UCF_NET_STRING=("LOC=AP36", "IOSTANDARD = SSTL18_I")
1666    PORT ddr2_2gb_DQ15 = ddr2_2gb_dq_15, UCF_NET_STRING=("LOC=AP26", "IOSTANDARD = SSTL18_I")
1667    PORT ddr2_2gb_DQ16 = ddr2_2gb_dq_16, UCF_NET_STRING=("LOC=AM31", "IOSTANDARD = SSTL18_I")
1668    PORT ddr2_2gb_DQ17 = ddr2_2gb_dq_17, UCF_NET_STRING=("LOC=AL31", "IOSTANDARD = SSTL18_I")
1669    PORT ddr2_2gb_DQ18 = ddr2_2gb_dq_18, UCF_NET_STRING=("LOC=AU28", "IOSTANDARD = SSTL18_I")
1670    PORT ddr2_2gb_DQ19 = ddr2_2gb_dq_19, UCF_NET_STRING=("LOC=AP24", "IOSTANDARD = SSTL18_I")
1671    PORT ddr2_2gb_DQ20 = ddr2_2gb_dq_20, UCF_NET_STRING=("LOC=AR32", "IOSTANDARD = SSTL18_I")
1672    PORT ddr2_2gb_DQ21 = ddr2_2gb_dq_21, UCF_NET_STRING=("LOC=AP31", "IOSTANDARD = SSTL18_I")
1673    PORT ddr2_2gb_DQ22 = ddr2_2gb_dq_22, UCF_NET_STRING=("LOC=AU33", "IOSTANDARD = SSTL18_I")
1674    PORT ddr2_2gb_DQ23 = ddr2_2gb_dq_23, UCF_NET_STRING=("LOC=AM27", "IOSTANDARD = SSTL18_I")
1675    PORT ddr2_2gb_DQ24 = ddr2_2gb_dq_24, UCF_NET_STRING=("LOC=AT33", "IOSTANDARD = SSTL18_I")
1676    PORT ddr2_2gb_DQ25 = ddr2_2gb_dq_25, UCF_NET_STRING=("LOC=AU27", "IOSTANDARD = SSTL18_I")
1677    PORT ddr2_2gb_DQ26 = ddr2_2gb_dq_26, UCF_NET_STRING=("LOC=AN27", "IOSTANDARD = SSTL18_I")
1678    PORT ddr2_2gb_DQ27 = ddr2_2gb_dq_27, UCF_NET_STRING=("LOC=AR31", "IOSTANDARD = SSTL18_I")
1679    PORT ddr2_2gb_DQ28 = ddr2_2gb_dq_28, UCF_NET_STRING=("LOC=AU32", "IOSTANDARD = SSTL18_I")
1680    PORT ddr2_2gb_DQ29 = ddr2_2gb_dq_29, UCF_NET_STRING=("LOC=AU30", "IOSTANDARD = SSTL18_I")
1681    PORT ddr2_2gb_DQ30 = ddr2_2gb_dq_30, UCF_NET_STRING=("LOC=AT30", "IOSTANDARD = SSTL18_I")
1682    PORT ddr2_2gb_DQ31 = ddr2_2gb_dq_31, UCF_NET_STRING=("LOC=AT28", "IOSTANDARD = SSTL18_I")
1683    PORT ddr2_2gb_DQ32 = ddr2_2gb_dq_32, UCF_NET_STRING=("LOC=AR11", "IOSTANDARD = SSTL18_I")
1684    PORT ddr2_2gb_DQ33 = ddr2_2gb_dq_33, UCF_NET_STRING=("LOC=AL10", "IOSTANDARD = SSTL18_I")
1685    PORT ddr2_2gb_DQ34 = ddr2_2gb_dq_34, UCF_NET_STRING=("LOC=AP10", "IOSTANDARD = SSTL18_I")
1686    PORT ddr2_2gb_DQ35 = ddr2_2gb_dq_35, UCF_NET_STRING=("LOC=AR8", "IOSTANDARD = SSTL18_I")
1687    PORT ddr2_2gb_DQ36 = ddr2_2gb_dq_36, UCF_NET_STRING=("LOC=AT18", "IOSTANDARD = SSTL18_I")
1688    PORT ddr2_2gb_DQ37 = ddr2_2gb_dq_37, UCF_NET_STRING=("LOC=AU17", "IOSTANDARD = SSTL18_I")
1689    PORT ddr2_2gb_DQ38 = ddr2_2gb_dq_38, UCF_NET_STRING=("LOC=AH12", "IOSTANDARD = SSTL18_I")
1690    PORT ddr2_2gb_DQ39 = ddr2_2gb_dq_39, UCF_NET_STRING=("LOC=AR14", "IOSTANDARD = SSTL18_I")
1691    PORT ddr2_2gb_DQ40 = ddr2_2gb_dq_40, UCF_NET_STRING=("LOC=AR12", "IOSTANDARD = SSTL18_I")
1692    PORT ddr2_2gb_DQ41 = ddr2_2gb_dq_41, UCF_NET_STRING=("LOC=AP7", "IOSTANDARD = SSTL18_I")
1693    PORT ddr2_2gb_DQ42 = ddr2_2gb_dq_42, UCF_NET_STRING=("LOC=AR9", "IOSTANDARD = SSTL18_I")
1694    PORT ddr2_2gb_DQ43 = ddr2_2gb_dq_43, UCF_NET_STRING=("LOC=AT9", "IOSTANDARD = SSTL18_I")
1695    PORT ddr2_2gb_DQ44 = ddr2_2gb_dq_44, UCF_NET_STRING=("LOC=AL14", "IOSTANDARD = SSTL18_I")
1696    PORT ddr2_2gb_DQ45 = ddr2_2gb_dq_45, UCF_NET_STRING=("LOC=AL11", "IOSTANDARD = SSTL18_I")
1697    PORT ddr2_2gb_DQ46 = ddr2_2gb_dq_46, UCF_NET_STRING=("LOC=AJ14", "IOSTANDARD = SSTL18_I")
1698    PORT ddr2_2gb_DQ47 = ddr2_2gb_dq_47, UCF_NET_STRING=("LOC=AM15", "IOSTANDARD = SSTL18_I")
1699    PORT ddr2_2gb_DQ48 = ddr2_2gb_dq_48, UCF_NET_STRING=("LOC=AM10", "IOSTANDARD = SSTL18_I")
1700    PORT ddr2_2gb_DQ49 = ddr2_2gb_dq_49, UCF_NET_STRING=("LOC=AP9", "IOSTANDARD = SSTL18_I")
1701    PORT ddr2_2gb_DQ50 = ddr2_2gb_dq_50, UCF_NET_STRING=("LOC=AT8", "IOSTANDARD = SSTL18_I")
1702    PORT ddr2_2gb_DQ51 = ddr2_2gb_dq_51, UCF_NET_STRING=("LOC=AL9", "IOSTANDARD = SSTL18_I")
1703    PORT ddr2_2gb_DQ52 = ddr2_2gb_dq_52, UCF_NET_STRING=("LOC=AN15", "IOSTANDARD = SSTL18_I")
1704    PORT ddr2_2gb_DQ53 = ddr2_2gb_dq_53, UCF_NET_STRING=("LOC=AN12", "IOSTANDARD = SSTL18_I")
1705    PORT ddr2_2gb_DQ54 = ddr2_2gb_dq_54, UCF_NET_STRING=("LOC=AN14", "IOSTANDARD = SSTL18_I")
1706    PORT ddr2_2gb_DQ55 = ddr2_2gb_dq_55, UCF_NET_STRING=("LOC=AK13", "IOSTANDARD = SSTL18_I")
1707    PORT ddr2_2gb_DQ56 = ddr2_2gb_dq_56, UCF_NET_STRING=("LOC=AK9", "IOSTANDARD = SSTL18_I")
1708    PORT ddr2_2gb_DQ57 = ddr2_2gb_dq_57, UCF_NET_STRING=("LOC=AU8", "IOSTANDARD = SSTL18_I")
1709    PORT ddr2_2gb_DQ58 = ddr2_2gb_dq_58, UCF_NET_STRING=("LOC=AR7", "IOSTANDARD = SSTL18_I")
1710    PORT ddr2_2gb_DQ59 = ddr2_2gb_dq_59, UCF_NET_STRING=("LOC=AJ10", "IOSTANDARD = SSTL18_I")
1711    PORT ddr2_2gb_DQ60 = ddr2_2gb_dq_60, UCF_NET_STRING=("LOC=AK12", "IOSTANDARD = SSTL18_I")
1712    PORT ddr2_2gb_DQ61 = ddr2_2gb_dq_61, UCF_NET_STRING=("LOC=AN10", "IOSTANDARD = SSTL18_I")
1713    PORT ddr2_2gb_DQ62 = ddr2_2gb_dq_62, UCF_NET_STRING=("LOC=AT10", "IOSTANDARD = SSTL18_I")
1714    PORT ddr2_2gb_DQ63 = ddr2_2gb_dq_63, UCF_NET_STRING=("LOC=AU10", "IOSTANDARD = SSTL18_I")
1715    PORT ddr2_2gb_CLK0 = ddr2_2gb_clk_0, UCF_NET_STRING=("LOC=AP35", "IOSTANDARD = DIFF_SSTL18_II")
1716    PORT ddr2_2gb_CLK1 = ddr2_2gb_clk_1, UCF_NET_STRING=("LOC=AK27", "IOSTANDARD = DIFF_SSTL18_II")
1717    PORT ddr2_2gb_CLKN0 = ddr2_2gb_clkn_0, UCF_NET_STRING=("LOC=AP34", "IOSTANDARD = DIFF_SSTL18_II")
1718    PORT ddr2_2gb_CLKN1 = ddr2_2gb_clkn_1, UCF_NET_STRING=("LOC=AL26", "IOSTANDARD = DIFF_SSTL18_II")
1719
1720
1721##Radio Bridge for Slot #1
1722#   PORT radio1_conv_clk_p = radio1_conv_clk_p, UCF_NET_STRING=("LOC=E11", "IOSTANDARD=LVDCI_33")
1723    PORT radio1_conv_clk_p = radio1_conv_clk_p, UCF_NET_STRING=("LOC=F10", "IOSTANDARD=LVTTL")
1724    PORT radio1_EEPROM_IO = radio1_EEPROM_IO, UCF_NET_STRING=("LOC=G12", "IOSTANDARD=LVTTL", "SLEW = SLOW", "DRIVE = 8")
1725    PORT dac1_spi_clk_pin = dac1_spi_clk, UCF_NET_STRING=("LOC=K7", "IOSTANDARD=LVTTL")
1726    PORT dac1_spi_cs_pin = dac1_spi_cs, UCF_NET_STRING=("LOC=J6", "IOSTANDARD=LVTTL")
1727    PORT dac1_spi_data_pin = dac1_spi_data, UCF_NET_STRING=("LOC=N5", "IOSTANDARD=LVTTL")
1728    PORT radio1_24PA_pin = radio1_24PA, UCF_NET_STRING=("LOC=G3", "IOSTANDARD=LVTTL")
1729    PORT radio1_5PA_pin = radio1_5PA, UCF_NET_STRING=("LOC=F3", "IOSTANDARD=LVTTL")
1730    PORT radio1_ANTSW0_pin = radio1_ANTSW0, UCF_NET_STRING=("LOC=H3", "IOSTANDARD=LVTTL")
1731    PORT radio1_ANTSW1_pin = radio1_ANTSW1, UCF_NET_STRING=("LOC=C5", "IOSTANDARD=LVTTL")
1732    PORT radio1_dac1_PLL_LOCK_pin = radio1_dac1_PLL_LOCK, UCF_NET_STRING=("LOC=K8", "IOSTANDARD=LVTTL")
1733    PORT radio1_dac1_RESET_pin = radio1_dac1_RESET, UCF_NET_STRING=("LOC=P7", "IOSTANDARD=LVTTL")
1734    PORT radio1_DIPSW0_pin = radio1_DIPSW0, UCF_NET_STRING=("LOC=J5", "IOSTANDARD=LVTTL")
1735    PORT radio1_DIPSW1_pin = radio1_DIPSW1, UCF_NET_STRING=("LOC=K3", "IOSTANDARD=LVTTL")
1736    PORT radio1_DIPSW2_pin = radio1_DIPSW2, UCF_NET_STRING=("LOC=P6", "IOSTANDARD=LVTTL")
1737    PORT radio1_DIPSW3_pin = radio1_DIPSW3, UCF_NET_STRING=("LOC=J4", "IOSTANDARD=LVTTL")
1738    PORT radio1_LD_pin = radio1_LD, UCF_NET_STRING=("LOC=L3", "IOSTANDARD=LVTTL")
1739    PORT radio1_LED0_pin = radio1_LED0, UCF_NET_STRING=("LOC=H4", "IOSTANDARD=LVTTL")
1740    PORT radio1_LED1_pin = radio1_LED1, UCF_NET_STRING=("LOC=C4", "IOSTANDARD=LVTTL")
1741    PORT radio1_LED2_pin = radio1_LED2, UCF_NET_STRING=("LOC=C8", "IOSTANDARD=LVTTL")
1742    PORT radio1_rssi_ADC_clk_pin = radio1_rssi_ADC_clk, UCF_NET_STRING=("LOC=H9", "IOSTANDARD=LVTTL")
1743    PORT radio1_RSSI_ADC_CLAMP_pin = radio1_RSSI_ADC_CLAMP, UCF_NET_STRING=("LOC=U12", "IOSTANDARD=LVTTL")
1744    PORT radio1_RSSI_ADC_D0_pin = radio1_RSSI_ADC_D0, UCF_NET_STRING=("LOC=T9", "IOSTANDARD=LVTTL", "PULLDOWN")
1745    PORT radio1_RSSI_ADC_D1_pin = radio1_RSSI_ADC_D1, UCF_NET_STRING=("LOC=L10", "IOSTANDARD=LVTTL", "PULLDOWN")
1746    PORT radio1_RSSI_ADC_D2_pin = radio1_RSSI_ADC_D2, UCF_NET_STRING=("LOC=U8", "IOSTANDARD=LVTTL", "PULLDOWN")
1747    PORT radio1_RSSI_ADC_D3_pin = radio1_RSSI_ADC_D3, UCF_NET_STRING=("LOC=T4", "IOSTANDARD=LVTTL", "PULLDOWN")
1748    PORT radio1_RSSI_ADC_D4_pin = radio1_RSSI_ADC_D4, UCF_NET_STRING=("LOC=K11", "IOSTANDARD=LVTTL", "PULLDOWN")
1749    PORT radio1_RSSI_ADC_D5_pin = radio1_RSSI_ADC_D5, UCF_NET_STRING=("LOC=T13", "IOSTANDARD=LVTTL", "PULLDOWN")
1750    PORT radio1_RSSI_ADC_D6_pin = radio1_RSSI_ADC_D6, UCF_NET_STRING=("LOC=N8", "IOSTANDARD=LVTTL", "PULLDOWN")
1751    PORT radio1_RSSI_ADC_D7_pin = radio1_RSSI_ADC_D7, UCF_NET_STRING=("LOC=R11", "IOSTANDARD=LVTTL", "PULLDOWN")
1752    PORT radio1_RSSI_ADC_D8_pin = radio1_RSSI_ADC_D8, UCF_NET_STRING=("LOC=U10", "IOSTANDARD=LVTTL", "PULLDOWN")
1753    PORT radio1_RSSI_ADC_D9_pin = radio1_RSSI_ADC_D9, UCF_NET_STRING=("LOC=J14", "IOSTANDARD=LVTTL", "PULLDOWN")
1754    PORT radio1_RSSI_ADC_HIZ_pin = radio1_RSSI_ADC_HIZ, UCF_NET_STRING=("LOC=U11", "IOSTANDARD=LVTTL")
1755    PORT radio1_RSSI_ADC_OTR_pin = radio1_RSSI_ADC_OTR, UCF_NET_STRING=("LOC=V9", "IOSTANDARD=LVTTL")
1756    PORT radio1_RSSI_ADC_SLEEP_pin = radio1_RSSI_ADC_SLEEP, UCF_NET_STRING=("LOC=T5", "IOSTANDARD=LVTTL")
1757    PORT radio1_RX_ADC_DCS_pin = radio1_RX_ADC_DCS, UCF_NET_STRING=("LOC=D14", "IOSTANDARD=LVTTL")
1758    PORT radio1_RX_ADC_DFS_pin = radio1_RX_ADC_DFS, UCF_NET_STRING=("LOC=G11", "IOSTANDARD=LVTTL")
1759    PORT radio1_RX_ADC_OTRA_pin = radio1_RX_ADC_OTRA, UCF_NET_STRING=("LOC=C7", "IOSTANDARD=LVTTL")
1760    PORT radio1_RX_ADC_OTRB_pin = radio1_RX_ADC_OTRB, UCF_NET_STRING=("LOC=C9", "IOSTANDARD=LVTTL")
1761    PORT radio1_RX_ADC_PWDNA_pin = radio1_RX_ADC_PWDNA, UCF_NET_STRING=("LOC=G5", "IOSTANDARD=LVTTL")
1762    PORT radio1_RX_ADC_PWDNB_pin = radio1_RX_ADC_PWDNB, UCF_NET_STRING=("LOC=G10", "IOSTANDARD=LVTTL")
1763    PORT radio1_RxEn_pin = radio1_RxEn, UCF_NET_STRING=("LOC=G13", "IOSTANDARD=LVTTL")
1764    PORT radio1_RxHP_pin = radio1_RxHP, UCF_NET_STRING=("LOC=F6", "IOSTANDARD=LVTTL")
1765    PORT radio1_SHDN_pin = radio1_SHDN, UCF_NET_STRING=("LOC=F11", "IOSTANDARD=LVTTL")
1766    PORT radio1_spi_clk_pin = radio1_spi_clk, UCF_NET_STRING=("LOC=P9", "IOSTANDARD=LVTTL")
1767    PORT radio1_spi_cs_pin = radio1_spi_cs, UCF_NET_STRING=("LOC=N3", "IOSTANDARD=LVTTL")
1768    PORT radio1_spi_data_pin = radio1_spi_data, UCF_NET_STRING=("LOC=K4", "IOSTANDARD=LVTTL")
1769    PORT radio1_TxEn_pin = radio1_TxEn, UCF_NET_STRING=("LOC=R6", "IOSTANDARD=LVTTL")
1770
1771    PORT radio1_b0_pin = radio1_b0, UCF_NET_STRING=("LOC=F16", "IOSTANDARD = LVTTL") #Radio_B1
1772    PORT radio1_b1_pin = radio1_b1, UCF_NET_STRING=("LOC=H13", "IOSTANDARD = LVTTL") #Radio_B2
1773    PORT radio1_b2_pin = radio1_b2, UCF_NET_STRING=("LOC=E16", "IOSTANDARD = LVTTL") #Radio_B3
1774    PORT radio1_b3_pin = radio1_b3, UCF_NET_STRING=("LOC=D15", "IOSTANDARD = LVTTL") #Radio_B4
1775    PORT radio1_b4_pin = radio1_b4, UCF_NET_STRING=("LOC=H10", "IOSTANDARD = LVTTL") #Radio_B5
1776    PORT radio1_b5_pin = radio1_b5, UCF_NET_STRING=("LOC=D16", "IOSTANDARD = LVTTL") #Radio_B6
1777    PORT radio1_b6_pin = radio1_b6, UCF_NET_STRING=("LOC=H8", "IOSTANDARD = LVTTL") #Radio_B7
1778
1779    PORT radio1_DAC_I0_pin = radio1_DAC_I0, UCF_NET_STRING=("LOC=N10", "IOSTANDARD = LVTTL")
1780    PORT radio1_DAC_I1_pin = radio1_DAC_I1, UCF_NET_STRING=("LOC=R4", "IOSTANDARD = LVTTL")
1781    PORT radio1_DAC_I2_pin = radio1_DAC_I2, UCF_NET_STRING=("LOC=R3", "IOSTANDARD = LVTTL")
1782    PORT radio1_DAC_I3_pin = radio1_DAC_I3, UCF_NET_STRING=("LOC=N9", "IOSTANDARD = LVTTL")
1783    PORT radio1_DAC_I4_pin = radio1_DAC_I4, UCF_NET_STRING=("LOC=R8", "IOSTANDARD = LVTTL")
1784    PORT radio1_DAC_I5_pin = radio1_DAC_I5, UCF_NET_STRING=("LOC=T3", "IOSTANDARD = LVTTL")
1785    PORT radio1_DAC_I6_pin = radio1_DAC_I6, UCF_NET_STRING=("LOC=T11", "IOSTANDARD = LVTTL")
1786    PORT radio1_DAC_I7_pin = radio1_DAC_I7, UCF_NET_STRING=("LOC=P5", "IOSTANDARD = LVTTL")
1787    PORT radio1_DAC_I8_pin = radio1_DAC_I8, UCF_NET_STRING=("LOC=R12", "IOSTANDARD = LVTTL")
1788    PORT radio1_DAC_I9_pin = radio1_DAC_I9, UCF_NET_STRING=("LOC=P12", "IOSTANDARD = LVTTL")
1789    PORT radio1_DAC_I10_pin = radio1_DAC_I10, UCF_NET_STRING=("LOC=T10", "IOSTANDARD = LVTTL")
1790    PORT radio1_DAC_I11_pin = radio1_DAC_I11, UCF_NET_STRING=("LOC=T8", "IOSTANDARD = LVTTL")
1791    PORT radio1_DAC_I12_pin = radio1_DAC_I12, UCF_NET_STRING=("LOC=P10", "IOSTANDARD = LVTTL")
1792    PORT radio1_DAC_I13_pin = radio1_DAC_I13, UCF_NET_STRING=("LOC=P11", "IOSTANDARD = LVTTL")
1793    PORT radio1_DAC_I14_pin = radio1_DAC_I14, UCF_NET_STRING=("LOC=N12", "IOSTANDARD = LVTTL")
1794    PORT radio1_DAC_I15_pin = radio1_DAC_I15, UCF_NET_STRING=("LOC=T6", "IOSTANDARD = LVTTL")
1795
1796    PORT radio1_DAC_Q0_pin = radio1_DAC_Q0, UCF_NET_STRING=("LOC=N7", "IOSTANDARD = LVTTL")
1797    PORT radio1_DAC_Q1_pin = radio1_DAC_Q1, UCF_NET_STRING=("LOC=M11", "IOSTANDARD = LVTTL")
1798    PORT radio1_DAC_Q2_pin = radio1_DAC_Q2, UCF_NET_STRING=("LOC=L4", "IOSTANDARD = LVTTL")
1799    PORT radio1_DAC_Q3_pin = radio1_DAC_Q3, UCF_NET_STRING=("LOC=M5", "IOSTANDARD = LVTTL")
1800    PORT radio1_DAC_Q4_pin = radio1_DAC_Q4, UCF_NET_STRING=("LOC=L5", "IOSTANDARD = LVTTL")
1801    PORT radio1_DAC_Q5_pin = radio1_DAC_Q5, UCF_NET_STRING=("LOC=J10", "IOSTANDARD = LVTTL")
1802    PORT radio1_DAC_Q6_pin = radio1_DAC_Q6, UCF_NET_STRING=("LOC=J11", "IOSTANDARD = LVTTL")
1803    PORT radio1_DAC_Q7_pin = radio1_DAC_Q7, UCF_NET_STRING=("LOC=J9", "IOSTANDARD = LVTTL")
1804    PORT radio1_DAC_Q8_pin = radio1_DAC_Q8, UCF_NET_STRING=("LOC=M7", "IOSTANDARD = LVTTL")
1805    PORT radio1_DAC_Q9_pin = radio1_DAC_Q9, UCF_NET_STRING=("LOC=M6", "IOSTANDARD = LVTTL")
1806    PORT radio1_DAC_Q10_pin = radio1_DAC_Q10, UCF_NET_STRING=("LOC=M3", "IOSTANDARD = LVTTL")
1807    PORT radio1_DAC_Q11_pin = radio1_DAC_Q11, UCF_NET_STRING=("LOC=M10", "IOSTANDARD = LVTTL")
1808    PORT radio1_DAC_Q12_pin = radio1_DAC_Q12, UCF_NET_STRING=("LOC=K9", "IOSTANDARD = LVTTL")
1809    PORT radio1_DAC_Q13_pin = radio1_DAC_Q13, UCF_NET_STRING=("LOC=J12", "IOSTANDARD = LVTTL")
1810    PORT radio1_DAC_Q14_pin = radio1_DAC_Q14, UCF_NET_STRING=("LOC=L6", "IOSTANDARD = LVTTL")
1811    PORT radio1_DAC_Q15_pin = radio1_DAC_Q15, UCF_NET_STRING=("LOC=L8", "IOSTANDARD = LVTTL")
1812    PORT radio1_ADC_I0_pin = radio1_ADC_I0, UCF_NET_STRING=("LOC=E7", "IOSTANDARD = LVTTL")
1813    PORT radio1_ADC_I1_pin = radio1_ADC_I1, UCF_NET_STRING=("LOC=E8", "IOSTANDARD = LVTTL")
1814    PORT radio1_ADC_I2_pin = radio1_ADC_I2, UCF_NET_STRING=("LOC=D10", "IOSTANDARD = LVTTL")
1815    PORT radio1_ADC_I3_pin = radio1_ADC_I3, UCF_NET_STRING=("LOC=AG20", "IOSTANDARD = LVTTL")
1816    PORT radio1_ADC_I4_pin = radio1_ADC_I4, UCF_NET_STRING=("LOC=D11", "IOSTANDARD = LVTTL")
1817    PORT radio1_ADC_I5_pin = radio1_ADC_I5, UCF_NET_STRING=("LOC=C15", "IOSTANDARD = LVTTL")
1818    PORT radio1_ADC_I6_pin = radio1_ADC_I6, UCF_NET_STRING=("LOC=E6", "IOSTANDARD = LVTTL")
1819    PORT radio1_ADC_I7_pin = radio1_ADC_I7, UCF_NET_STRING=("LOC=E4", "IOSTANDARD = LVTTL")
1820    PORT radio1_ADC_I8_pin = radio1_ADC_I8, UCF_NET_STRING=("LOC=D4", "IOSTANDARD = LVTTL")
1821    PORT radio1_ADC_I9_pin = radio1_ADC_I9, UCF_NET_STRING=("LOC=C10", "IOSTANDARD = LVTTL")
1822    PORT radio1_ADC_I10_pin = radio1_ADC_I10, UCF_NET_STRING=("LOC=G6", "IOSTANDARD = LVTTL")
1823    PORT radio1_ADC_I11_pin = radio1_ADC_I11, UCF_NET_STRING=("LOC=D7", "IOSTANDARD = LVTTL")
1824    PORT radio1_ADC_I12_pin = radio1_ADC_I12, UCF_NET_STRING=("LOC=F4", "IOSTANDARD = LVTTL")
1825    PORT radio1_ADC_I13_pin = radio1_ADC_I13, UCF_NET_STRING=("LOC=E3", "IOSTANDARD = LVTTL")
1826    PORT radio1_ADC_Q0_pin = radio1_ADC_Q0, UCF_NET_STRING=("LOC=G7", "IOSTANDARD = LVTTL")
1827    PORT radio1_ADC_Q1_pin = radio1_ADC_Q1, UCF_NET_STRING=("LOC=E12", "IOSTANDARD = LVTTL")
1828    PORT radio1_ADC_Q2_pin = radio1_ADC_Q2, UCF_NET_STRING=("LOC=E13", "IOSTANDARD = LVTTL")
1829    PORT radio1_ADC_Q3_pin = radio1_ADC_Q3, UCF_NET_STRING=("LOC=D12", "IOSTANDARD = LVTTL")
1830    PORT radio1_ADC_Q4_pin = radio1_ADC_Q4, UCF_NET_STRING=("LOC=F9", "IOSTANDARD = LVTTL")
1831    PORT radio1_ADC_Q5_pin = radio1_ADC_Q5, UCF_NET_STRING=("LOC=H7", "IOSTANDARD = LVTTL")
1832    PORT radio1_ADC_Q6_pin = radio1_ADC_Q6, UCF_NET_STRING=("LOC=G8", "IOSTANDARD = LVTTL")
1833    PORT radio1_ADC_Q7_pin = radio1_ADC_Q7, UCF_NET_STRING=("LOC=E9", "IOSTANDARD = LVTTL")
1834    PORT radio1_ADC_Q8_pin = radio1_ADC_Q8, UCF_NET_STRING=("LOC=C12", "IOSTANDARD = LVTTL")
1835    PORT radio1_ADC_Q9_pin = radio1_ADC_Q9, UCF_NET_STRING=("LOC=F5", "IOSTANDARD = LVTTL")
1836    PORT radio1_ADC_Q10_pin = radio1_ADC_Q10, UCF_NET_STRING=("LOC=F8", "IOSTANDARD = LVTTL")
1837    PORT radio1_ADC_Q11_pin = radio1_ADC_Q11, UCF_NET_STRING=("LOC=D6", "IOSTANDARD = LVTTL")
1838    PORT radio1_ADC_Q12_pin = radio1_ADC_Q12, UCF_NET_STRING=("LOC=C13", "IOSTANDARD = LVTTL")
1839    PORT radio1_ADC_Q13_pin = radio1_ADC_Q13, UCF_NET_STRING=("LOC=D9", "IOSTANDARD = LVTTL")
1840
1841#Radio Bridge for Slot #2
1842#   PORT radio2_conv_clk_p = radio2_conv_clk_p, UCF_NET_STRING=("LOC=Y14", "IOSTANDARD=LVDCI_33")
1843    PORT radio2_conv_clk_p = radio2_conv_clk_p, UCF_NET_STRING=("LOC=AD5", "IOSTANDARD=LVTTL")
1844    PORT radio2_EEPROM_IO = radio2_EEPROM_IO, UCF_NET_STRING=("LOC=AE6", "IOSTANDARD=LVTTL", "SLEW = SLOW", "DRIVE = 8")
1845    PORT dac2_spi_clk_pin = dac2_spi_clk, UCF_NET_STRING=("LOC=AK7", "IOSTANDARD=LVTTL")
1846    PORT dac2_spi_cs_pin = dac2_spi_cs, UCF_NET_STRING=("LOC=AK8", "IOSTANDARD=LVTTL")
1847    PORT dac2_spi_data_pin = dac2_spi_data, UCF_NET_STRING=("LOC=AC9", "IOSTANDARD=LVTTL")
1848    PORT radio2_24PA_pin = radio2_24PA, UCF_NET_STRING=("LOC=W7", "IOSTANDARD=LVTTL")
1849    PORT radio2_5PA_pin = radio2_5PA, UCF_NET_STRING=("LOC=AC8", "IOSTANDARD=LVTTL")
1850    PORT radio2_ANTSW0_pin = radio2_ANTSW0, UCF_NET_STRING=("LOC=U3", "IOSTANDARD=LVTTL")
1851    PORT radio2_ANTSW1_pin = radio2_ANTSW1, UCF_NET_STRING=("LOC=Y7", "IOSTANDARD=LVTTL")
1852    PORT radio2_dac2_PLL_LOCK_pin = radio2_dac2_PLL_LOCK, UCF_NET_STRING=("LOC=AL3", "IOSTANDARD=LVTTL")
1853    PORT radio2_dac2_RESET_pin = radio2_dac2_RESET, UCF_NET_STRING=("LOC=AC10", "IOSTANDARD=LVTTL")
1854    PORT radio2_DIPSW0_pin = radio2_DIPSW0, UCF_NET_STRING=("LOC=Y13", "IOSTANDARD=LVTTL")
1855    PORT radio2_DIPSW1_pin = radio2_DIPSW1, UCF_NET_STRING=("LOC=AH3", "IOSTANDARD=LVTTL")
1856    PORT radio2_DIPSW2_pin = radio2_DIPSW2, UCF_NET_STRING=("LOC=W15", "IOSTANDARD=LVTTL")
1857    PORT radio2_DIPSW3_pin = radio2_DIPSW3, UCF_NET_STRING=("LOC=AA13", "IOSTANDARD=LVTTL")
1858    PORT radio2_LD_pin = radio2_LD, UCF_NET_STRING=("LOC=AD9", "IOSTANDARD=LVTTL")
1859    PORT radio2_LED0_pin = radio2_LED0, UCF_NET_STRING=("LOC=AA8", "IOSTANDARD=LVTTL")
1860    PORT radio2_LED1_pin = radio2_LED1, UCF_NET_STRING=("LOC=W10", "IOSTANDARD=LVTTL")
1861    PORT radio2_LED2_pin = radio2_LED2, UCF_NET_STRING=("LOC=V4", "IOSTANDARD=LVTTL")
1862    PORT radio2_rssi_ADC_clk_pin = radio2_rssi_ADC_clk, UCF_NET_STRING=("LOC=AF5", "IOSTANDARD=LVTTL")
1863    PORT radio2_RSSI_ADC_CLAMP_pin = radio2_RSSI_ADC_CLAMP, UCF_NET_STRING=("LOC=AB13", "IOSTANDARD=LVTTL")
1864    PORT radio2_RSSI_ADC_D0_pin = radio2_RSSI_ADC_D0, UCF_NET_STRING=("LOC=AD10", "IOSTANDARD=LVTTL", "PULLDOWN")
1865    PORT radio2_RSSI_ADC_D1_pin = radio2_RSSI_ADC_D1, UCF_NET_STRING=("LOC=AD11", "IOSTANDARD=LVTTL", "PULLDOWN")
1866    PORT radio2_RSSI_ADC_D2_pin = radio2_RSSI_ADC_D2, UCF_NET_STRING=("LOC=AE3", "IOSTANDARD=LVTTL", "PULLDOWN")
1867    PORT radio2_RSSI_ADC_D3_pin = radio2_RSSI_ADC_D3, UCF_NET_STRING=("LOC=AC13", "IOSTANDARD=LVTTL", "PULLDOWN")
1868    PORT radio2_RSSI_ADC_D4_pin = radio2_RSSI_ADC_D4, UCF_NET_STRING=("LOC=AF3", "IOSTANDARD=LVTTL", "PULLDOWN")
1869    PORT radio2_RSSI_ADC_D5_pin = radio2_RSSI_ADC_D5, UCF_NET_STRING=("LOC=AM3", "IOSTANDARD=LVTTL", "PULLDOWN")
1870    PORT radio2_RSSI_ADC_D6_pin = radio2_RSSI_ADC_D6, UCF_NET_STRING=("LOC=AG10", "IOSTANDARD=LVTTL", "PULLDOWN")
1871    PORT radio2_RSSI_ADC_D7_pin = radio2_RSSI_ADC_D7, UCF_NET_STRING=("LOC=AF10", "IOSTANDARD=LVTTL", "PULLDOWN")
1872    PORT radio2_RSSI_ADC_D8_pin = radio2_RSSI_ADC_D8, UCF_NET_STRING=("LOC=AL5", "IOSTANDARD=LVTTL", "PULLDOWN")
1873    PORT radio2_RSSI_ADC_D9_pin = radio2_RSSI_ADC_D9, UCF_NET_STRING=("LOC=AM8", "IOSTANDARD=LVTTL", "PULLDOWN")
1874    PORT radio2_RSSI_ADC_HIZ_pin = radio2_RSSI_ADC_HIZ, UCF_NET_STRING=("LOC=AK3", "IOSTANDARD=LVTTL")
1875    PORT radio2_RSSI_ADC_OTR_pin = radio2_RSSI_ADC_OTR, UCF_NET_STRING=("LOC=AC12", "IOSTANDARD=LVTTL")
1876    PORT radio2_RSSI_ADC_SLEEP_pin = radio2_RSSI_ADC_SLEEP, UCF_NET_STRING=("LOC=AH9", "IOSTANDARD=LVTTL")
1877    PORT radio2_RX_ADC_DCS_pin = radio2_RX_ADC_DCS, UCF_NET_STRING=("LOC=AA5", "IOSTANDARD=LVTTL")
1878    PORT radio2_RX_ADC_DFS_pin = radio2_RX_ADC_DFS, UCF_NET_STRING=("LOC=AF4", "IOSTANDARD=LVTTL")
1879    PORT radio2_RX_ADC_OTRA_pin = radio2_RX_ADC_OTRA, UCF_NET_STRING=("LOC=V13", "IOSTANDARD=LVTTL")
1880    PORT radio2_RX_ADC_OTRB_pin = radio2_RX_ADC_OTRB, UCF_NET_STRING=("LOC=Y9", "IOSTANDARD=LVTTL")
1881    PORT radio2_RX_ADC_PWDNA_pin = radio2_RX_ADC_PWDNA, UCF_NET_STRING=("LOC=Y8", "IOSTANDARD=LVTTL")
1882    PORT radio2_RX_ADC_PWDNB_pin = radio2_RX_ADC_PWDNB, UCF_NET_STRING=("LOC=AA14", "IOSTANDARD=LVTTL")
1883    PORT radio2_RxEn_pin = radio2_RxEn, UCF_NET_STRING=("LOC=AB10", "IOSTANDARD=LVTTL")
1884    PORT radio2_RxHP_pin = radio2_RxHP, UCF_NET_STRING=("LOC=AC4", "IOSTANDARD=LVTTL")
1885    PORT radio2_SHDN_pin = radio2_SHDN, UCF_NET_STRING=("LOC=AB3", "IOSTANDARD=LVTTL")
1886    PORT radio2_spi_clk_pin = radio2_spi_clk, UCF_NET_STRING=("LOC=AB12", "IOSTANDARD=LVTTL")
1887    PORT radio2_spi_cs_pin = radio2_spi_cs, UCF_NET_STRING=("LOC=AE8", "IOSTANDARD=LVTTL")
1888    PORT radio2_spi_data_pin = radio2_spi_data, UCF_NET_STRING=("LOC=AG3", "IOSTANDARD=LVTTL")
1889    PORT radio2_TxEn_pin = radio2_TxEn, UCF_NET_STRING=("LOC=W16", "IOSTANDARD=LVTTL")
1890
1891    PORT radio2_b0_pin = radio2_b0, UCF_NET_STRING=("LOC=AA4", "IOSTANDARD = LVTTL") #Radio_B1
1892    PORT radio2_b1_pin = radio2_b1, UCF_NET_STRING=("LOC=AH5", "IOSTANDARD = LVTTL") #Radio_B2
1893    PORT radio2_b2_pin = radio2_b2, UCF_NET_STRING=("LOC=Y4", "IOSTANDARD = LVTTL") #Radio_B3
1894    PORT radio2_b3_pin = radio2_b3, UCF_NET_STRING=("LOC=V17", "IOSTANDARD = LVTTL") #Radio_B4
1895    PORT radio2_b4_pin = radio2_b4, UCF_NET_STRING=("LOC=AC3", "IOSTANDARD = LVTTL") #Radio_B5
1896    PORT radio2_b5_pin = radio2_b5, UCF_NET_STRING=("LOC=Y6", "IOSTANDARD = LVTTL") #Radio_B6
1897    PORT radio2_b6_pin = radio2_b6, UCF_NET_STRING=("LOC=AH4", "IOSTANDARD = LVTTL") #Radio_B7
1898
1899    PORT radio2_DAC_I0_pin = radio2_DAC_I0, UCF_NET_STRING=("LOC=AP4", "IOSTANDARD = LVTTL")
1900    PORT radio2_DAC_I1_pin = radio2_DAC_I1, UCF_NET_STRING=("LOC=AR3", "IOSTANDARD = LVTTL")
1901    PORT radio2_DAC_I2_pin = radio2_DAC_I2, UCF_NET_STRING=("LOC=AT4", "IOSTANDARD = LVTTL")
1902    PORT radio2_DAC_I3_pin = radio2_DAC_I3, UCF_NET_STRING=("LOC=AR4", "IOSTANDARD = LVTTL")
1903    PORT radio2_DAC_I4_pin = radio2_DAC_I4, UCF_NET_STRING=("LOC=AT5", "IOSTANDARD = LVTTL")
1904    PORT radio2_DAC_I5_pin = radio2_DAC_I5, UCF_NET_STRING=("LOC=AN3", "IOSTANDARD = LVTTL")
1905    PORT radio2_DAC_I6_pin = radio2_DAC_I6, UCF_NET_STRING=("LOC=AT3", "IOSTANDARD = LVTTL")
1906    PORT radio2_DAC_I7_pin = radio2_DAC_I7, UCF_NET_STRING=("LOC=AU5", "IOSTANDARD = LVTTL")
1907    PORT radio2_DAC_I8_pin = radio2_DAC_I8, UCF_NET_STRING=("LOC=AM7", "IOSTANDARD = LVTTL")
1908    PORT radio2_DAC_I9_pin = radio2_DAC_I9, UCF_NET_STRING=("LOC=AU6", "IOSTANDARD = LVTTL")
1909    PORT radio2_DAC_I10_pin = radio2_DAC_I10, UCF_NET_STRING=("LOC=AP5", "IOSTANDARD = LVTTL")
1910    PORT radio2_DAC_I11_pin = radio2_DAC_I11, UCF_NET_STRING=("LOC=AN5", "IOSTANDARD = LVTTL")
1911    PORT radio2_DAC_I12_pin = radio2_DAC_I12, UCF_NET_STRING=("LOC=AT6", "IOSTANDARD = LVTTL")
1912    PORT radio2_DAC_I13_pin = radio2_DAC_I13, UCF_NET_STRING=("LOC=AM6", "IOSTANDARD = LVTTL")
1913    PORT radio2_DAC_I14_pin = radio2_DAC_I14, UCF_NET_STRING=("LOC=AL6", "IOSTANDARD = LVTTL")
1914    PORT radio2_DAC_I15_pin = radio2_DAC_I15, UCF_NET_STRING=("LOC=AL8", "IOSTANDARD = LVTTL")
1915
1916    PORT radio2_DAC_Q0_pin = radio2_DAC_Q0, UCF_NET_STRING=("LOC=AF8", "IOSTANDARD = LVTTL")
1917    PORT radio2_DAC_Q1_pin = radio2_DAC_Q1, UCF_NET_STRING=("LOC=AF9", "IOSTANDARD = LVTTL")
1918    PORT radio2_DAC_Q2_pin = radio2_DAC_Q2, UCF_NET_STRING=("LOC=AH8", "IOSTANDARD = LVTTL")
1919    PORT radio2_DAC_Q3_pin = radio2_DAC_Q3, UCF_NET_STRING=("LOC=AG7", "IOSTANDARD = LVTTL")
1920    PORT radio2_DAC_Q4_pin = radio2_DAC_Q4, UCF_NET_STRING=("LOC=AJ6", "IOSTANDARD = LVTTL")
1921    PORT radio2_DAC_Q5_pin = radio2_DAC_Q5, UCF_NET_STRING=("LOC=AN4", "IOSTANDARD = LVTTL")
1922    PORT radio2_DAC_Q6_pin = radio2_DAC_Q6, UCF_NET_STRING=("LOC=AG8", "IOSTANDARD = LVTTL")
1923    PORT radio2_DAC_Q7_pin = radio2_DAC_Q7, UCF_NET_STRING=("LOC=AM5", "IOSTANDARD = LVTTL")
1924    PORT radio2_DAC_Q8_pin = radio2_DAC_Q8, UCF_NET_STRING=("LOC=AJ5", "IOSTANDARD = LVTTL")
1925    PORT radio2_DAC_Q9_pin = radio2_DAC_Q9, UCF_NET_STRING=("LOC=AK6", "IOSTANDARD = LVTTL")
1926    PORT radio2_DAC_Q10_pin = radio2_DAC_Q10, UCF_NET_STRING=("LOC=AH7", "IOSTANDARD = LVTTL")
1927    PORT radio2_DAC_Q11_pin = radio2_DAC_Q11, UCF_NET_STRING=("LOC=AJ4", "IOSTANDARD = LVTTL")
1928    PORT radio2_DAC_Q12_pin = radio2_DAC_Q12, UCF_NET_STRING=("LOC=AL4", "IOSTANDARD = LVTTL")
1929    PORT radio2_DAC_Q13_pin = radio2_DAC_Q13, UCF_NET_STRING=("LOC=AB15", "IOSTANDARD = LVTTL")
1930    PORT radio2_DAC_Q14_pin = radio2_DAC_Q14, UCF_NET_STRING=("LOC=AC14", "IOSTANDARD = LVTTL")
1931    PORT radio2_DAC_Q15_pin = radio2_DAC_Q15, UCF_NET_STRING=("LOC=AK4", "IOSTANDARD = LVTTL")
1932
1933    PORT radio2_ADC_I0_pin = radio2_ADC_I0, UCF_NET_STRING=("LOC=V14", "IOSTANDARD = LVTTL")
1934    PORT radio2_ADC_I1_pin = radio2_ADC_I1, UCF_NET_STRING=("LOC=U15", "IOSTANDARD = LVTTL")
1935    PORT radio2_ADC_I2_pin = radio2_ADC_I2, UCF_NET_STRING=("LOC=W6", "IOSTANDARD = LVTTL")
1936    PORT radio2_ADC_I3_pin = radio2_ADC_I3, UCF_NET_STRING=("LOC=AG18", "IOSTANDARD = LVTTL")
1937    PORT radio2_ADC_I4_pin = radio2_ADC_I4, UCF_NET_STRING=("LOC=V15", "IOSTANDARD = LVTTL")
1938    PORT radio2_ADC_I5_pin = radio2_ADC_I5, UCF_NET_STRING=("LOC=V5", "IOSTANDARD = LVTTL")
1939    PORT radio2_ADC_I6_pin = radio2_ADC_I6, UCF_NET_STRING=("LOC=AA10", "IOSTANDARD = LVTTL")
1940    PORT radio2_ADC_I7_pin = radio2_ADC_I7, UCF_NET_STRING=("LOC=Y11", "IOSTANDARD = LVTTL")
1941    PORT radio2_ADC_I8_pin = radio2_ADC_I8, UCF_NET_STRING=("LOC=AA9", "IOSTANDARD = LVTTL")
1942    PORT radio2_ADC_I9_pin = radio2_ADC_I9, UCF_NET_STRING=("LOC=V7", "IOSTANDARD = LVTTL")
1943    PORT radio2_ADC_I10_pin = radio2_ADC_I10, UCF_NET_STRING=("LOC=U6", "IOSTANDARD = LVTTL")
1944    PORT radio2_ADC_I11_pin = radio2_ADC_I11, UCF_NET_STRING=("LOC=AB11", "IOSTANDARD = LVTTL")
1945    PORT radio2_ADC_I12_pin = radio2_ADC_I12, UCF_NET_STRING=("LOC=W4", "IOSTANDARD = LVTTL")
1946    PORT radio2_ADC_I13_pin = radio2_ADC_I13, UCF_NET_STRING=("LOC=V12", "IOSTANDARD = LVTTL")
1947
1948    PORT radio2_ADC_Q0_pin = radio2_ADC_Q0, UCF_NET_STRING=("LOC=AB7", "IOSTANDARD = LVTTL")
1949    PORT radio2_ADC_Q1_pin = radio2_ADC_Q1, UCF_NET_STRING=("LOC=AE7", "IOSTANDARD = LVTTL")
1950    PORT radio2_ADC_Q2_pin = radio2_ADC_Q2, UCF_NET_STRING=("LOC=AC7", "IOSTANDARD = LVTTL")
1951    PORT radio2_ADC_Q3_pin = radio2_ADC_Q3, UCF_NET_STRING=("LOC=AC5", "IOSTANDARD = LVTTL")
1952    PORT radio2_ADC_Q4_pin = radio2_ADC_Q4, UCF_NET_STRING=("LOC=AE4", "IOSTANDARD = LVTTL")
1953    PORT radio2_ADC_Q5_pin = radio2_ADC_Q5, UCF_NET_STRING=("LOC=AD4", "IOSTANDARD = LVTTL")
1954    PORT radio2_ADC_Q6_pin = radio2_ADC_Q6, UCF_NET_STRING=("LOC=AD7", "IOSTANDARD = LVTTL")
1955    PORT radio2_ADC_Q7_pin = radio2_ADC_Q7, UCF_NET_STRING=("LOC=AD6", "IOSTANDARD = LVTTL")
1956    PORT radio2_ADC_Q8_pin = radio2_ADC_Q8, UCF_NET_STRING=("LOC=W14", "IOSTANDARD = LVTTL")
1957    PORT radio2_ADC_Q9_pin = radio2_ADC_Q9, UCF_NET_STRING=("LOC=U5", "IOSTANDARD = LVTTL")
1958    PORT radio2_ADC_Q10_pin = radio2_ADC_Q10, UCF_NET_STRING=("LOC=W5", "IOSTANDARD = LVTTL")
1959    PORT radio2_ADC_Q11_pin = radio2_ADC_Q11, UCF_NET_STRING=("LOC=AA11", "IOSTANDARD = LVTTL")
1960    PORT radio2_ADC_Q12_pin = radio2_ADC_Q12, UCF_NET_STRING=("LOC=W9", "IOSTANDARD = LVTTL")
1961    PORT radio2_ADC_Q13_pin = radio2_ADC_Q13, UCF_NET_STRING=("LOC=Y12", "IOSTANDARD = LVTTL")
1962
1963##Radio Bridge for Slot #3
1964#   PORT radio3_conv_clk_p = radio3_conv_clk_p, UCF_NET_STRING=("LOC=AD30", "IOSTANDARD=LVDCI_33")
1965    PORT radio3_conv_clk_p = radio3_conv_clk_p, UCF_NET_STRING=("LOC=AC29", "IOSTANDARD=LVTTL")
1966    PORT radio3_EEPROM_IO = radio3_EEPROM_IO, UCF_NET_STRING=("LOC=AE32", "IOSTANDARD=LVTTL", "SLEW = SLOW", "DRIVE = 8")
1967    PORT dac3_spi_clk_pin = dac3_spi_clk, UCF_NET_STRING=("LOC=AA36", "IOSTANDARD=LVTTL")
1968    PORT dac3_spi_cs_pin = dac3_spi_cs, UCF_NET_STRING=("LOC=W35", "IOSTANDARD=LVTTL")
1969    PORT dac3_spi_data_pin = dac3_spi_data, UCF_NET_STRING=("LOC=T36", "IOSTANDARD=LVTTL")
1970    PORT radio3_24PA_pin = radio3_24PA, UCF_NET_STRING=("LOC=AM36", "IOSTANDARD=LVTTL")
1971    PORT radio3_5PA_pin = radio3_5PA, UCF_NET_STRING=("LOC=AN35", "IOSTANDARD=LVTTL")
1972    PORT radio3_ANTSW0_pin = radio3_ANTSW0, UCF_NET_STRING=("LOC=AN37", "IOSTANDARD=LVTTL")
1973    PORT radio3_ANTSW1_pin = radio3_ANTSW1, UCF_NET_STRING=("LOC=AJ37", "IOSTANDARD=LVTTL")
1974    PORT radio3_dac3_PLL_LOCK_pin = radio3_dac3_PLL_LOCK, UCF_NET_STRING=("LOC=AG35", "IOSTANDARD=LVTTL")
1975    PORT radio3_dac3_RESET_pin = radio3_dac3_RESET, UCF_NET_STRING=("LOC=AE36", "IOSTANDARD=LVTTL")
1976    PORT radio3_DIPSW0_pin = radio3_DIPSW0, UCF_NET_STRING=("LOC=AG36", "IOSTANDARD=LVTTL")
1977    PORT radio3_DIPSW1_pin = radio3_DIPSW1, UCF_NET_STRING=("LOC=AG37", "IOSTANDARD=LVTTL")
1978    PORT radio3_DIPSW2_pin = radio3_DIPSW2, UCF_NET_STRING=("LOC=T34", "IOSTANDARD=LVTTL")
1979    PORT radio3_DIPSW3_pin = radio3_DIPSW3, UCF_NET_STRING=("LOC=AH37", "IOSTANDARD=LVTTL")
1980    PORT radio3_LD_pin = radio3_LD, UCF_NET_STRING=("LOC=AB37", "IOSTANDARD=LVTTL")
1981    PORT radio3_LED0_pin = radio3_LED0, UCF_NET_STRING=("LOC=AL35", "IOSTANDARD=LVTTL")
1982    PORT radio3_LED1_pin = radio3_LED1, UCF_NET_STRING=("LOC=AE33", "IOSTANDARD=LVTTL")
1983    PORT radio3_LED2_pin = radio3_LED2, UCF_NET_STRING=("LOC=AM35", "IOSTANDARD=LVTTL")
1984    PORT radio3_rssi_ADC_clk_pin = radio3_rssi_ADC_clk, UCF_NET_STRING=("LOC=AD32", "IOSTANDARD=LVTTL")
1985    PORT radio3_RSSI_ADC_CLAMP_pin = radio3_RSSI_ADC_CLAMP, UCF_NET_STRING=("LOC=K36", "IOSTANDARD=LVTTL")
1986    PORT radio3_RSSI_ADC_D0_pin = radio3_RSSI_ADC_D0, UCF_NET_STRING=("LOC=P35", "IOSTANDARD=LVTTL", "PULLDOWN")
1987    PORT radio3_RSSI_ADC_D1_pin = radio3_RSSI_ADC_D1, UCF_NET_STRING=("LOC=AB28", "IOSTANDARD=LVTTL", "PULLDOWN")
1988    PORT radio3_RSSI_ADC_D2_pin = radio3_RSSI_ADC_D2, UCF_NET_STRING=("LOC=M36", "IOSTANDARD=LVTTL", "PULLDOWN")
1989    PORT radio3_RSSI_ADC_D3_pin = radio3_RSSI_ADC_D3, UCF_NET_STRING=("LOC=AF35", "IOSTANDARD=LVTTL", "PULLDOWN")
1990    PORT radio3_RSSI_ADC_D4_pin = radio3_RSSI_ADC_D4, UCF_NET_STRING=("LOC=L36", "IOSTANDARD=LVTTL", "PULLDOWN")
1991    PORT radio3_RSSI_ADC_D5_pin = radio3_RSSI_ADC_D5, UCF_NET_STRING=("LOC=M37", "IOSTANDARD=LVTTL", "PULLDOWN")
1992    PORT radio3_RSSI_ADC_D6_pin = radio3_RSSI_ADC_D6, UCF_NET_STRING=("LOC=R37", "IOSTANDARD=LVTTL", "PULLDOWN")
1993    PORT radio3_RSSI_ADC_D7_pin = radio3_RSSI_ADC_D7, UCF_NET_STRING=("LOC=P36", "IOSTANDARD=LVTTL", "PULLDOWN")
1994    PORT radio3_RSSI_ADC_D8_pin = radio3_RSSI_ADC_D8, UCF_NET_STRING=("LOC=AE34", "IOSTANDARD=LVTTL", "PULLDOWN")
1995    PORT radio3_RSSI_ADC_D9_pin = radio3_RSSI_ADC_D9, UCF_NET_STRING=("LOC=Y31", "IOSTANDARD=LVTTL", "PULLDOWN")
1996    PORT radio3_RSSI_ADC_HIZ_pin = radio3_RSSI_ADC_HIZ, UCF_NET_STRING=("LOC=W29", "IOSTANDARD=LVTTL")
1997    PORT radio3_RSSI_ADC_OTR_pin = radio3_RSSI_ADC_OTR, UCF_NET_STRING=("LOC=U36", "IOSTANDARD=LVTTL")
1998    PORT radio3_RSSI_ADC_SLEEP_pin = radio3_RSSI_ADC_SLEEP, UCF_NET_STRING=("LOC=K37", "IOSTANDARD=LVTTL")
1999    PORT radio3_RX_ADC_DCS_pin = radio3_RX_ADC_DCS, UCF_NET_STRING=("LOC=AF28", "IOSTANDARD=LVTTL")
2000    PORT radio3_RX_ADC_DFS_pin = radio3_RX_ADC_DFS, UCF_NET_STRING=("LOC=AD34", "IOSTANDARD=LVTTL")
2001    PORT radio3_RX_ADC_OTRA_pin = radio3_RX_ADC_OTRA, UCF_NET_STRING=("LOC=AM37", "IOSTANDARD=LVTTL")
2002    PORT radio3_RX_ADC_OTRB_pin = radio3_RX_ADC_OTRB, UCF_NET_STRING=("LOC=AL36", "IOSTANDARD=LVTTL")
2003    PORT radio3_RX_ADC_PWDNA_pin = radio3_RX_ADC_PWDNA, UCF_NET_STRING=("LOC=AK36", "IOSTANDARD=LVTTL")
2004    PORT radio3_RX_ADC_PWDNB_pin = radio3_RX_ADC_PWDNB, UCF_NET_STRING=("LOC=AE28", "IOSTANDARD=LVTTL")
2005    PORT radio3_RxEn_pin = radio3_RxEn, UCF_NET_STRING=("LOC=Y26", "IOSTANDARD=LVTTL")
2006    PORT radio3_RxHP_pin = radio3_RxHP, UCF_NET_STRING=("LOC=AC25", "IOSTANDARD=LVTTL")
2007    PORT radio3_SHDN_pin = radio3_SHDN, UCF_NET_STRING=("LOC=AD27", "IOSTANDARD=LVTTL")
2008    PORT radio3_spi_clk_pin = radio3_spi_clk, UCF_NET_STRING=("LOC=AC37", "IOSTANDARD=LVTTL")
2009    PORT radio3_spi_cs_pin = radio3_spi_cs, UCF_NET_STRING=("LOC=AF36", "IOSTANDARD=LVTTL")
2010    PORT radio3_spi_data_pin = radio3_spi_data, UCF_NET_STRING=("LOC=AD37", "IOSTANDARD=LVTTL")
2011    PORT radio3_TxEn_pin = radio3_TxEn, UCF_NET_STRING=("LOC=AE37", "IOSTANDARD=LVTTL")
2012
2013    PORT radio3_b0_pin = radio3_b0, UCF_NET_STRING=("LOC=AG28", "IOSTANDARD = LVTTL") #Radio_B1
2014    PORT radio3_b1_pin = radio3_b1, UCF_NET_STRING=("LOC=AC24", "IOSTANDARD = LVTTL") #Radio_B2
2015    PORT radio3_b2_pin = radio3_b2, UCF_NET_STRING=("LOC=AD31", "IOSTANDARD = LVTTL") #Radio_B3
2016    PORT radio3_b3_pin = radio3_b3, UCF_NET_STRING=("LOC=AA24", "IOSTANDARD = LVTTL") #Radio_B4
2017    PORT radio3_b4_pin = radio3_b4, UCF_NET_STRING=("LOC=AG30", "IOSTANDARD = LVTTL") #Radio_B5
2018    PORT radio3_b5_pin = radio3_b5, UCF_NET_STRING=("LOC=AB23", "IOSTANDARD = LVTTL") #Radio_B6
2019    PORT radio3_b6_pin = radio3_b6, UCF_NET_STRING=("LOC=AH29", "IOSTANDARD = LVTTL") #Radio_B7
2020
2021    PORT radio3_DAC_I0_pin = radio3_DAC_I0, UCF_NET_STRING=("LOC=AB35", "IOSTANDARD = LVTTL")
2022    PORT radio3_DAC_I1_pin = radio3_DAC_I1, UCF_NET_STRING=("LOC=AC34", "IOSTANDARD = LVTTL")
2023    PORT radio3_DAC_I2_pin = radio3_DAC_I2, UCF_NET_STRING=("LOC=AA30", "IOSTANDARD = LVTTL")
2024    PORT radio3_DAC_I3_pin = radio3_DAC_I3, UCF_NET_STRING=("LOC=Y27", "IOSTANDARD = LVTTL")
2025    PORT radio3_DAC_I4_pin = radio3_DAC_I4, UCF_NET_STRING=("LOC=AB31", "IOSTANDARD = LVTTL")
2026    PORT radio3_DAC_I5_pin = radio3_DAC_I5, UCF_NET_STRING=("LOC=N37", "IOSTANDARD = LVTTL")
2027    PORT radio3_DAC_I6_pin = radio3_DAC_I6, UCF_NET_STRING=("LOC=AA31", "IOSTANDARD = LVTTL")
2028    PORT radio3_DAC_I7_pin = radio3_DAC_I7, UCF_NET_STRING=("LOC=R34", "IOSTANDARD = LVTTL")
2029    PORT radio3_DAC_I8_pin = radio3_DAC_I8, UCF_NET_STRING=("LOC=AC32", "IOSTANDARD = LVTTL")
2030    PORT radio3_DAC_I9_pin = radio3_DAC_I9, UCF_NET_STRING=("LOC=Y32", "IOSTANDARD = LVTTL")
2031    PORT radio3_DAC_I10_pin = radio3_DAC_I10, UCF_NET_STRING=("LOC=AD35", "IOSTANDARD = LVTTL")
2032    PORT radio3_DAC_I11_pin = radio3_DAC_I11, UCF_NET_STRING=("LOC=Y34", "IOSTANDARD = LVTTL")
2033    PORT radio3_DAC_I12_pin = radio3_DAC_I12, UCF_NET_STRING=("LOC=P37", "IOSTANDARD = LVTTL")
2034    PORT radio3_DAC_I13_pin = radio3_DAC_I13, UCF_NET_STRING=("LOC=R36", "IOSTANDARD = LVTTL")
2035    PORT radio3_DAC_I14_pin = radio3_DAC_I14, UCF_NET_STRING=("LOC=T35", "IOSTANDARD = LVTTL")
2036    PORT radio3_DAC_I15_pin = radio3_DAC_I15, UCF_NET_STRING=("LOC=Y33", "IOSTANDARD = LVTTL")
2037
2038    PORT radio3_DAC_Q0_pin = radio3_DAC_Q0, UCF_NET_STRING=("LOC=V34", "IOSTANDARD = LVTTL")
2039    PORT radio3_DAC_Q1_pin = radio3_DAC_Q1, UCF_NET_STRING=("LOC=AC35", "IOSTANDARD = LVTTL")
2040    PORT radio3_DAC_Q2_pin = radio3_DAC_Q2, UCF_NET_STRING=("LOC=V33", "IOSTANDARD = LVTTL")
2041    PORT radio3_DAC_Q3_pin = radio3_DAC_Q3, UCF_NET_STRING=("LOC=Y36", "IOSTANDARD = LVTTL")
2042    PORT radio3_DAC_Q4_pin = radio3_DAC_Q4, UCF_NET_STRING=("LOC=U37", "IOSTANDARD = LVTTL")
2043    PORT radio3_DAC_Q5_pin = radio3_DAC_Q5, UCF_NET_STRING=("LOC=AB36", "IOSTANDARD = LVTTL")
2044    PORT radio3_DAC_Q6_pin = radio3_DAC_Q6, UCF_NET_STRING=("LOC=U35", "IOSTANDARD = LVTTL")
2045    PORT radio3_DAC_Q7_pin = radio3_DAC_Q7, UCF_NET_STRING=("LOC=Y37", "IOSTANDARD = LVTTL")
2046    PORT radio3_DAC_Q8_pin = radio3_DAC_Q8, UCF_NET_STRING=("LOC=W37", "IOSTANDARD = LVTTL")
2047    PORT radio3_DAC_Q9_pin = radio3_DAC_Q9, UCF_NET_STRING=("LOC=AA34", "IOSTANDARD = LVTTL")
2048    PORT radio3_DAC_Q10_pin = radio3_DAC_Q10, UCF_NET_STRING=("LOC=W36", "IOSTANDARD = LVTTL")
2049    PORT radio3_DAC_Q11_pin = radio3_DAC_Q11, UCF_NET_STRING=("LOC=AA35", "IOSTANDARD = LVTTL")
2050    PORT radio3_DAC_Q12_pin = radio3_DAC_Q12, UCF_NET_STRING=("LOC=W30", "IOSTANDARD = LVTTL")
2051    PORT radio3_DAC_Q13_pin = radio3_DAC_Q13, UCF_NET_STRING=("LOC=W32", "IOSTANDARD = LVTTL")
2052    PORT radio3_DAC_Q14_pin = radio3_DAC_Q14, UCF_NET_STRING=("LOC=V35", "IOSTANDARD = LVTTL")
2053    PORT radio3_DAC_Q15_pin = radio3_DAC_Q15, UCF_NET_STRING=("LOC=W34", "IOSTANDARD = LVTTL")
2054    PORT radio3_ADC_I0_pin = radio3_ADC_I0, UCF_NET_STRING=("LOC=AM33", "IOSTANDARD = LVTTL")
2055    PORT radio3_ADC_I1_pin = radio3_ADC_I1, UCF_NET_STRING=("LOC=AF33", "IOSTANDARD = LVTTL")
2056    PORT radio3_ADC_I2_pin = radio3_ADC_I2, UCF_NET_STRING=("LOC=AG31", "IOSTANDARD = LVTTL")
2057#   PORT radio3_ADC_I3_pin = radio3_ADC_I3, UCF_NET_STRING=("LOC=AM22", "IOSTANDARD = LVTTL")
2058    PORT radio3_ADC_I3_pin = radio3_ADC_I3, UCF_NET_STRING=("LOC=AR21", "IOSTANDARD = LVTTL")
2059    PORT radio3_ADC_I4_pin = radio3_ADC_I4, UCF_NET_STRING=("LOC=AH30", "IOSTANDARD = LVTTL")
2060    PORT radio3_ADC_I5_pin = radio3_ADC_I5, UCF_NET_STRING=("LOC=AG32", "IOSTANDARD = LVTTL")
2061    PORT radio3_ADC_I6_pin = radio3_ADC_I6, UCF_NET_STRING=("LOC=AF31", "IOSTANDARD = LVTTL")
2062    PORT radio3_ADC_I7_pin = radio3_ADC_I7, UCF_NET_STRING=("LOC=AH34", "IOSTANDARD = LVTTL")
2063    PORT radio3_ADC_I8_pin = radio3_ADC_I8, UCF_NET_STRING=("LOC=AK32", "IOSTANDARD = LVTTL")
2064    PORT radio3_ADC_I9_pin = radio3_ADC_I9, UCF_NET_STRING=("LOC=AF34", "IOSTANDARD = LVTTL")
2065    PORT radio3_ADC_I10_pin = radio3_ADC_I10, UCF_NET_STRING=("LOC=AN34", "IOSTANDARD = LVTTL")
2066    PORT radio3_ADC_I11_pin = radio3_ADC_I11, UCF_NET_STRING=("LOC=AJ36", "IOSTANDARD = LVTTL")
2067    PORT radio3_ADC_I12_pin = radio3_ADC_I12, UCF_NET_STRING=("LOC=AN33", "IOSTANDARD = LVTTL")
2068    PORT radio3_ADC_I13_pin = radio3_ADC_I13, UCF_NET_STRING=("LOC=AH35", "IOSTANDARD = LVTTL")
2069    PORT radio3_ADC_Q0_pin = radio3_ADC_Q0, UCF_NET_STRING=("LOC=AA26", "IOSTANDARD = LVTTL")
2070    PORT radio3_ADC_Q1_pin = radio3_ADC_Q1, UCF_NET_STRING=("LOC=AE29", "IOSTANDARD = LVTTL")
2071    PORT radio3_ADC_Q2_pin = radio3_ADC_Q2, UCF_NET_STRING=("LOC=AA29", "IOSTANDARD = LVTTL")
2072    PORT radio3_ADC_Q3_pin = radio3_ADC_Q3, UCF_NET_STRING=("LOC=AD29", "IOSTANDARD = LVTTL")
2073    PORT radio3_ADC_Q4_pin = radio3_ADC_Q4, UCF_NET_STRING=("LOC=AB26", "IOSTANDARD = LVTTL")
2074    PORT radio3_ADC_Q5_pin = radio3_ADC_Q5, UCF_NET_STRING=("LOC=AB27", "IOSTANDARD = LVTTL")
2075    PORT radio3_ADC_Q6_pin = radio3_ADC_Q6, UCF_NET_STRING=("LOC=AA28", "IOSTANDARD = LVTTL")
2076    PORT radio3_ADC_Q7_pin = radio3_ADC_Q7, UCF_NET_STRING=("LOC=AC28", "IOSTANDARD = LVTTL")
2077    PORT radio3_ADC_Q8_pin = radio3_ADC_Q8, UCF_NET_STRING=("LOC=AL34", "IOSTANDARD = LVTTL")
2078    PORT radio3_ADC_Q9_pin = radio3_ADC_Q9, UCF_NET_STRING=("LOC=AJ34", "IOSTANDARD = LVTTL")
2079    PORT radio3_ADC_Q10_pin = radio3_ADC_Q10, UCF_NET_STRING=("LOC=AK33", "IOSTANDARD = LVTTL")
2080    PORT radio3_ADC_Q11_pin = radio3_ADC_Q11, UCF_NET_STRING=("LOC=AK34", "IOSTANDARD = LVTTL")
2081    PORT radio3_ADC_Q12_pin = radio3_ADC_Q12, UCF_NET_STRING=("LOC=AJ35", "IOSTANDARD = LVTTL")
2082    PORT radio3_ADC_Q13_pin = radio3_ADC_Q13, UCF_NET_STRING=("LOC=AG33", "IOSTANDARD = LVTTL")
2083
2084##Radio Bridge for Slot #4
2085#   PORT radio4_conv_clk_p = radio4_conv_clk_p, UCF_NET_STRING=("LOC=N30", "IOSTANDARD=LVDCI_33")
2086    PORT radio4_conv_clk_p = radio4_conv_clk_p, UCF_NET_STRING=("LOC=H33", "IOSTANDARD=LVTTL")
2087    PORT radio4_EEPROM_IO = radio4_EEPROM_IO, UCF_NET_STRING=("LOC=L31", "IOSTANDARD=LVTTL", "SLEW = SLOW", "DRIVE = 8")
2088    PORT dac4_spi_clk_pin = dac4_spi_clk, UCF_NET_STRING=("LOC=G28", "IOSTANDARD=LVTTL")
2089    PORT dac4_spi_cs_pin = dac4_spi_cs, UCF_NET_STRING=("LOC=D25", "IOSTANDARD=LVTTL")
2090    PORT dac4_spi_data_pin = dac4_spi_data, UCF_NET_STRING=("LOC=C28", "IOSTANDARD=LVTTL")
2091    PORT radio4_24PA_pin = radio4_24PA, UCF_NET_STRING=("LOC=H27", "IOSTANDARD=LVTTL")
2092    PORT radio4_5PA_pin = radio4_5PA, UCF_NET_STRING=("LOC=L26", "IOSTANDARD=LVTTL")
2093    PORT radio4_ANTSW0_pin = radio4_ANTSW0, UCF_NET_STRING=("LOC=U31", "IOSTANDARD=LVTTL")
2094    PORT radio4_ANTSW1_pin = radio4_ANTSW1, UCF_NET_STRING=("LOC=V29", "IOSTANDARD=LVTTL")
2095    PORT radio4_dac4_PLL_LOCK_pin = radio4_dac4_PLL_LOCK, UCF_NET_STRING=("LOC=F30", "IOSTANDARD=LVTTL")
2096    PORT radio4_dac4_RESET_pin = radio4_dac4_RESET, UCF_NET_STRING=("LOC=G26", "IOSTANDARD=LVTTL")
2097    PORT radio4_DIPSW0_pin = radio4_DIPSW0, UCF_NET_STRING=("LOC=C30", "IOSTANDARD=LVTTL")
2098    PORT radio4_DIPSW1_pin = radio4_DIPSW1, UCF_NET_STRING=("LOC=H25", "IOSTANDARD=LVTTL")
2099    PORT radio4_DIPSW2_pin = radio4_DIPSW2, UCF_NET_STRING=("LOC=C24", "IOSTANDARD=LVTTL")
2100    PORT radio4_DIPSW3_pin = radio4_DIPSW3, UCF_NET_STRING=("LOC=J27", "IOSTANDARD=LVTTL")
2101    PORT radio4_LD_pin = radio4_LD, UCF_NET_STRING=("LOC=E24", "IOSTANDARD=LVTTL")
2102    PORT radio4_LED0_pin = radio4_LED0, UCF_NET_STRING=("LOC=U26", "IOSTANDARD=LVTTL")
2103    PORT radio4_LED1_pin = radio4_LED1, UCF_NET_STRING=("LOC=N35", "IOSTANDARD=LVTTL")
2104    PORT radio4_LED2_pin = radio4_LED2, UCF_NET_STRING=("LOC=N34", "IOSTANDARD=LVTTL")
2105    PORT radio4_rssi_ADC_clk_pin = radio4_rssi_ADC_clk, UCF_NET_STRING=("LOC=L33", "IOSTANDARD=LVTTL")
2106    PORT radio4_RSSI_ADC_CLAMP_pin = radio4_RSSI_ADC_CLAMP, UCF_NET_STRING=("LOC=J37", "IOSTANDARD=LVTTL")
2107    PORT radio4_RSSI_ADC_D0_pin = radio4_RSSI_ADC_D0, UCF_NET_STRING=("LOC=J36", "IOSTANDARD=LVTTL", "PULLDOWN")
2108    PORT radio4_RSSI_ADC_D1_pin = radio4_RSSI_ADC_D1, UCF_NET_STRING=("LOC=C33", "IOSTANDARD=LVTTL", "PULLDOWN")
2109    PORT radio4_RSSI_ADC_D2_pin = radio4_RSSI_ADC_D2, UCF_NET_STRING=("LOC=G37", "IOSTANDARD=LVTTL", "PULLDOWN")
2110    PORT radio4_RSSI_ADC_D3_pin = radio4_RSSI_ADC_D3, UCF_NET_STRING=("LOC=C32", "IOSTANDARD=LVTTL", "PULLDOWN")
2111    PORT radio4_RSSI_ADC_D4_pin = radio4_RSSI_ADC_D4, UCF_NET_STRING=("LOC=G36", "IOSTANDARD=LVTTL", "PULLDOWN")
2112    PORT radio4_RSSI_ADC_D5_pin = radio4_RSSI_ADC_D5, UCF_NET_STRING=("LOC=D36", "IOSTANDARD=LVTTL", "PULLDOWN")
2113    PORT radio4_RSSI_ADC_D6_pin = radio4_RSSI_ADC_D6, UCF_NET_STRING=("LOC=D34", "IOSTANDARD=LVTTL", "PULLDOWN")
2114    PORT radio4_RSSI_ADC_D7_pin = radio4_RSSI_ADC_D7, UCF_NET_STRING=("LOC=E36", "IOSTANDARD=LVTTL", "PULLDOWN")
2115    PORT radio4_RSSI_ADC_D8_pin = radio4_RSSI_ADC_D8, UCF_NET_STRING=("LOC=E34", "IOSTANDARD=LVTTL", "PULLDOWN")
2116    PORT radio4_RSSI_ADC_D9_pin = radio4_RSSI_ADC_D9, UCF_NET_STRING=("LOC=H35", "IOSTANDARD=LVTTL", "PULLDOWN")
2117    PORT radio4_RSSI_ADC_HIZ_pin = radio4_RSSI_ADC_HIZ, UCF_NET_STRING=("LOC=H37", "IOSTANDARD=LVTTL")
2118    PORT radio4_RSSI_ADC_OTR_pin = radio4_RSSI_ADC_OTR, UCF_NET_STRING=("LOC=D35", "IOSTANDARD=LVTTL")
2119    PORT radio4_RSSI_ADC_SLEEP_pin = radio4_RSSI_ADC_SLEEP, UCF_NET_STRING=("LOC=C35", "IOSTANDARD=LVTTL")
2120    PORT radio4_RX_ADC_DCS_pin = radio4_RX_ADC_DCS, UCF_NET_STRING=("LOC=K32", "IOSTANDARD=LVTTL")
2121    PORT radio4_RX_ADC_DFS_pin = radio4_RX_ADC_DFS, UCF_NET_STRING=("LOC=G31", "IOSTANDARD=LVTTL")
2122    PORT radio4_RX_ADC_OTRA_pin = radio4_RX_ADC_OTRA, UCF_NET_STRING=("LOC=N32", "IOSTANDARD=LVTTL")
2123    PORT radio4_RX_ADC_OTRB_pin = radio4_RX_ADC_OTRB, UCF_NET_STRING=("LOC=V27", "IOSTANDARD=LVTTL")
2124    PORT radio4_RX_ADC_PWDNA_pin = radio4_RX_ADC_PWDNA, UCF_NET_STRING=("LOC=U30", "IOSTANDARD=LVTTL")
2125    PORT radio4_RX_ADC_PWDNB_pin = radio4_RX_ADC_PWDNB, UCF_NET_STRING=("LOC=M32", "IOSTANDARD=LVTTL")
2126    PORT radio4_RxEn_pin = radio4_RxEn, UCF_NET_STRING=("LOC=L34", "IOSTANDARD=LVTTL")
2127    PORT radio4_RxHP_pin = radio4_RxHP, UCF_NET_STRING=("LOC=J26", "IOSTANDARD=LVTTL")
2128    PORT radio4_SHDN_pin = radio4_SHDN, UCF_NET_STRING=("LOC=K34", "IOSTANDARD=LVTTL")
2129    PORT radio4_spi_clk_pin = radio4_spi_clk, UCF_NET_STRING=("LOC=J29", "IOSTANDARD=LVTTL")
2130    PORT radio4_spi_cs_pin = radio4_spi_cs, UCF_NET_STRING=("LOC=H28", "IOSTANDARD=LVTTL")
2131    PORT radio4_spi_data_pin = radio4_spi_data, UCF_NET_STRING=("LOC=D24", "IOSTANDARD=LVTTL")
2132    PORT radio4_TxEn_pin = radio4_TxEn, UCF_NET_STRING=("LOC=H30", "IOSTANDARD=LVTTL")
2133
2134    PORT radio4_b0_pin = radio4_b0, UCF_NET_STRING=("LOC=G30", "IOSTANDARD = LVTTL") #Radio_B1
2135    PORT radio4_b1_pin = radio4_b1, UCF_NET_STRING=("LOC=U33", "IOSTANDARD = LVTTL") #Radio_B2
2136    PORT radio4_b2_pin = radio4_b2, UCF_NET_STRING=("LOC=G32", "IOSTANDARD = LVTTL") #Radio_B3
2137    PORT radio4_b3_pin = radio4_b3, UCF_NET_STRING=("LOC=J34", "IOSTANDARD = LVTTL") #Radio_B4
2138    PORT radio4_b4_pin = radio4_b4, UCF_NET_STRING=("LOC=K29", "IOSTANDARD = LVTTL") #Radio_B5
2139    PORT radio4_b5_pin = radio4_b5, UCF_NET_STRING=("LOC=J35", "IOSTANDARD = LVTTL") #Radio_B6
2140    PORT radio4_b6_pin = radio4_b6, UCF_NET_STRING=("LOC=U32", "IOSTANDARD = LVTTL") #Radio_B7
2141
2142    PORT radio4_DAC_I0_pin = radio4_DAC_I0, UCF_NET_STRING=("LOC=E32", "IOSTANDARD = LVTTL")
2143    PORT radio4_DAC_I1_pin = radio4_DAC_I1, UCF_NET_STRING=("LOC=D27", "IOSTANDARD = LVTTL")
2144    PORT radio4_DAC_I2_pin = radio4_DAC_I2, UCF_NET_STRING=("LOC=E33", "IOSTANDARD = LVTTL")
2145    PORT radio4_DAC_I3_pin = radio4_DAC_I3, UCF_NET_STRING=("LOC=F34", "IOSTANDARD = LVTTL")
2146    PORT radio4_DAC_I4_pin = radio4_DAC_I4, UCF_NET_STRING=("LOC=F35", "IOSTANDARD = LVTTL")
2147    PORT radio4_DAC_I5_pin = radio4_DAC_I5, UCF_NET_STRING=("LOC=F33", "IOSTANDARD = LVTTL")
2148    PORT radio4_DAC_I6_pin = radio4_DAC_I6, UCF_NET_STRING=("LOC=D31", "IOSTANDARD = LVTTL")
2149    PORT radio4_DAC_I7_pin = radio4_DAC_I7, UCF_NET_STRING=("LOC=D30", "IOSTANDARD = LVTTL")
2150    PORT radio4_DAC_I8_pin = radio4_DAC_I8, UCF_NET_STRING=("LOC=E28", "IOSTANDARD = LVTTL")
2151    PORT radio4_DAC_I9_pin = radio4_DAC_I9, UCF_NET_STRING=("LOC=F36", "IOSTANDARD = LVTTL")
2152    PORT radio4_DAC_I10_pin = radio4_DAC_I10, UCF_NET_STRING=("LOC=G33", "IOSTANDARD = LVTTL")
2153    PORT radio4_DAC_I11_pin = radio4_DAC_I11, UCF_NET_STRING=("LOC=G35", "IOSTANDARD = LVTTL")
2154    PORT radio4_DAC_I12_pin = radio4_DAC_I12, UCF_NET_STRING=("LOC=D29", "IOSTANDARD = LVTTL")
2155    PORT radio4_DAC_I13_pin = radio4_DAC_I13, UCF_NET_STRING=("LOC=C29", "IOSTANDARD = LVTTL")
2156    PORT radio4_DAC_I14_pin = radio4_DAC_I14, UCF_NET_STRING=("LOC=D37", "IOSTANDARD = LVTTL")
2157    PORT radio4_DAC_I15_pin = radio4_DAC_I15, UCF_NET_STRING=("LOC=E37", "IOSTANDARD = LVTTL")
2158
2159    PORT radio4_DAC_Q0_pin = radio4_DAC_Q0, UCF_NET_STRING=("LOC=D26", "IOSTANDARD = LVTTL")
2160    PORT radio4_DAC_Q1_pin = radio4_DAC_Q1, UCF_NET_STRING=("LOC=C27", "IOSTANDARD = LVTTL")
2161    PORT radio4_DAC_Q2_pin = radio4_DAC_Q2, UCF_NET_STRING=("LOC=G25", "IOSTANDARD = LVTTL")
2162    PORT radio4_DAC_Q3_pin = radio4_DAC_Q3, UCF_NET_STRING=("LOC=C25", "IOSTANDARD = LVTTL")
2163    PORT radio4_DAC_Q4_pin = radio4_DAC_Q4, UCF_NET_STRING=("LOC=F29", "IOSTANDARD = LVTTL")
2164    PORT radio4_DAC_Q5_pin = radio4_DAC_Q5, UCF_NET_STRING=("LOC=F24", "IOSTANDARD = LVTTL")
2165    PORT radio4_DAC_Q6_pin = radio4_DAC_Q6, UCF_NET_STRING=("LOC=E26", "IOSTANDARD = LVTTL")
2166    PORT radio4_DAC_Q7_pin = radio4_DAC_Q7, UCF_NET_STRING=("LOC=D32", "IOSTANDARD = LVTTL")
2167    PORT radio4_DAC_Q8_pin = radio4_DAC_Q8, UCF_NET_STRING=("LOC=F28", "IOSTANDARD = LVTTL")
2168    PORT radio4_DAC_Q9_pin = radio4_DAC_Q9, UCF_NET_STRING=("LOC=F31", "IOSTANDARD = LVTTL")
2169    PORT radio4_DAC_Q10_pin = radio4_DAC_Q10, UCF_NET_STRING=("LOC=E27", "IOSTANDARD = LVTTL")
2170    PORT radio4_DAC_Q11_pin = radio4_DAC_Q11, UCF_NET_STRING=("LOC=F26", "IOSTANDARD = LVTTL")
2171    PORT radio4_DAC_Q12_pin = radio4_DAC_Q12, UCF_NET_STRING=("LOC=H34", "IOSTANDARD = LVTTL")
2172    PORT radio4_DAC_Q13_pin = radio4_DAC_Q13, UCF_NET_STRING=("LOC=E31", "IOSTANDARD = LVTTL")
2173    PORT radio4_DAC_Q14_pin = radio4_DAC_Q14, UCF_NET_STRING=("LOC=F25", "IOSTANDARD = LVTTL")
2174    PORT radio4_DAC_Q15_pin = radio4_DAC_Q15, UCF_NET_STRING=("LOC=E29", "IOSTANDARD = LVTTL")
2175    PORT radio4_ADC_I0_pin = radio4_ADC_I0, UCF_NET_STRING=("LOC=K26", "IOSTANDARD = LVTTL")
2176    PORT radio4_ADC_I1_pin = radio4_ADC_I1, UCF_NET_STRING=("LOC=P30", "IOSTANDARD = LVTTL")
2177    PORT radio4_ADC_I2_pin = radio4_ADC_I2, UCF_NET_STRING=("LOC=M27", "IOSTANDARD = LVTTL")
2178#   PORT radio4_ADC_I3_pin = radio4_ADC_I3, UCF_NET_STRING=("LOC=AF23", "IOSTANDARD = LVTTL")
2179    PORT radio4_ADC_I3_pin = radio4_ADC_I3, UCF_NET_STRING=("LOC=AE22", "IOSTANDARD = LVTTL")
2180    PORT radio4_ADC_I4_pin = radio4_ADC_I4, UCF_NET_STRING=("LOC=T29", "IOSTANDARD = LVTTL")
2181    PORT radio4_ADC_I5_pin = radio4_ADC_I5, UCF_NET_STRING=("LOC=R31", "IOSTANDARD = LVTTL")
2182    PORT radio4_ADC_I6_pin = radio4_ADC_I6, UCF_NET_STRING=("LOC=V30", "IOSTANDARD = LVTTL")
2183    PORT radio4_ADC_I7_pin = radio4_ADC_I7, UCF_NET_STRING=("LOC=M31", "IOSTANDARD = LVTTL")
2184    PORT radio4_ADC_I8_pin = radio4_ADC_I8, UCF_NET_STRING=("LOC=W26", "IOSTANDARD = LVTTL")
2185    PORT radio4_ADC_I9_pin = radio4_ADC_I9, UCF_NET_STRING=("LOC=K27", "IOSTANDARD = LVTTL")
2186    PORT radio4_ADC_I10_pin = radio4_ADC_I10, UCF_NET_STRING=("LOC=M26", "IOSTANDARD = LVTTL")
2187    PORT radio4_ADC_I11_pin = radio4_ADC_I11, UCF_NET_STRING=("LOC=L29", "IOSTANDARD = LVTTL")
2188    PORT radio4_ADC_I12_pin = radio4_ADC_I12, UCF_NET_STRING=("LOC=V25", "IOSTANDARD = LVTTL")
2189    PORT radio4_ADC_I13_pin = radio4_ADC_I13, UCF_NET_STRING=("LOC=W27", "IOSTANDARD = LVTTL")
2190    PORT radio4_ADC_Q0_pin = radio4_ADC_Q0, UCF_NET_STRING=("LOC=K28", "IOSTANDARD = LVTTL")
2191    PORT radio4_ADC_Q1_pin = radio4_ADC_Q1, UCF_NET_STRING=("LOC=J32", "IOSTANDARD = LVTTL")
2192    PORT radio4_ADC_Q2_pin = radio4_ADC_Q2, UCF_NET_STRING=("LOC=K33", "IOSTANDARD = LVTTL")
2193    PORT radio4_ADC_Q3_pin = radio4_ADC_Q3, UCF_NET_STRING=("LOC=H32", "IOSTANDARD = LVTTL")
2194    PORT radio4_ADC_Q4_pin = radio4_ADC_Q4, UCF_NET_STRING=("LOC=L30", "IOSTANDARD = LVTTL")
2195    PORT radio4_ADC_Q5_pin = radio4_ADC_Q5, UCF_NET_STRING=("LOC=M33", "IOSTANDARD = LVTTL")
2196    PORT radio4_ADC_Q6_pin = radio4_ADC_Q6, UCF_NET_STRING=("LOC=M35", "IOSTANDARD = LVTTL")
2197    PORT radio4_ADC_Q7_pin = radio4_ADC_Q7, UCF_NET_STRING=("LOC=P32", "IOSTANDARD = LVTTL")
2198    PORT radio4_ADC_Q8_pin = radio4_ADC_Q8, UCF_NET_STRING=("LOC=U28", "IOSTANDARD = LVTTL")
2199    PORT radio4_ADC_Q9_pin = radio4_ADC_Q9, UCF_NET_STRING=("LOC=N33", "IOSTANDARD = LVTTL")
2200    PORT radio4_ADC_Q10_pin = radio4_ADC_Q10, UCF_NET_STRING=("LOC=U27", "IOSTANDARD = LVTTL")
2201    PORT radio4_ADC_Q11_pin = radio4_ADC_Q11, UCF_NET_STRING=("LOC=L28", "IOSTANDARD = LVTTL")
2202    PORT radio4_ADC_Q12_pin = radio4_ADC_Q12, UCF_NET_STRING=("LOC=V28", "IOSTANDARD = LVTTL")
2203    PORT radio4_ADC_Q13_pin = radio4_ADC_Q13, UCF_NET_STRING=("LOC=M28", "IOSTANDARD = LVTTL")
2204
2205### Analog Bridge slot4 ###
2206    PORT analog4_clock_out_pin = analog4_clock_out, UCF_NET_STRING=("LOC=E29", "IOSTANDARD = LVTTL")
2207
2208    PORT analog4_DAC1_A0_pin = analog4_DAC1_A0, UCF_NET_STRING=("LOC=U31", "IOSTANDARD = LVTTL")
2209    PORT analog4_DAC1_A1_pin = analog4_DAC1_A1, UCF_NET_STRING=("LOC=V29", "IOSTANDARD = LVTTL")
2210    PORT analog4_DAC1_A2_pin = analog4_DAC1_A2, UCF_NET_STRING=("LOC=H27", "IOSTANDARD = LVTTL")
2211    PORT analog4_DAC1_A3_pin = analog4_DAC1_A3, UCF_NET_STRING=("LOC=L26", "IOSTANDARD = LVTTL")
2212    PORT analog4_DAC1_A4_pin = analog4_DAC1_A4, UCF_NET_STRING=("LOC=T30", "IOSTANDARD = LVTTL")
2213    PORT analog4_DAC1_A5_pin = analog4_DAC1_A5, UCF_NET_STRING=("LOC=U26", "IOSTANDARD = LVTTL")
2214    PORT analog4_DAC1_A6_pin = analog4_DAC1_A6, UCF_NET_STRING=("LOC=N35", "IOSTANDARD = LVTTL")
2215    PORT analog4_DAC1_A7_pin = analog4_DAC1_A7, UCF_NET_STRING=("LOC=N34", "IOSTANDARD = LVTTL")
2216    PORT analog4_DAC1_A8_pin = analog4_DAC1_A8, UCF_NET_STRING=("LOC=U30", "IOSTANDARD = LVTTL")
2217    PORT analog4_DAC1_A9_pin = analog4_DAC1_A9, UCF_NET_STRING=("LOC=N32", "IOSTANDARD = LVTTL")
2218    PORT analog4_DAC1_A10_pin = analog4_DAC1_A10, UCF_NET_STRING=("LOC=W27", "IOSTANDARD = LVTTL")
2219    PORT analog4_DAC1_A11_pin = analog4_DAC1_A11, UCF_NET_STRING=("LOC=V25", "IOSTANDARD = LVTTL")
2220    PORT analog4_DAC1_A12_pin = analog4_DAC1_A12, UCF_NET_STRING=("LOC=M26", "IOSTANDARD = LVTTL")
2221    PORT analog4_DAC1_A13_pin = analog4_DAC1_A13, UCF_NET_STRING=("LOC=K27", "IOSTANDARD = LVTTL")
2222
2223    PORT analog4_DAC1_B0_pin = analog4_DAC1_B0, UCF_NET_STRING=("LOC=T31", "IOSTANDARD = LVTTL")
2224    PORT analog4_DAC1_B1_pin = analog4_DAC1_B1, UCF_NET_STRING=("LOC=L35", "IOSTANDARD = LVTTL")
2225    PORT analog4_DAC1_B2_pin = analog4_DAC1_B2, UCF_NET_STRING=("LOC=P31", "IOSTANDARD = LVTTL")
2226    PORT analog4_DAC1_B3_pin = analog4_DAC1_B3, UCF_NET_STRING=("LOC=L33", "IOSTANDARD = LVTTL")
2227    PORT analog4_DAC1_B4_pin = analog4_DAC1_B4, UCF_NET_STRING=("LOC=H29", "IOSTANDARD = LVTTL")
2228    PORT analog4_DAC1_B5_pin = analog4_DAC1_B5, UCF_NET_STRING=("LOC=R32", "IOSTANDARD = LVTTL")
2229    PORT analog4_DAC1_B6_pin = analog4_DAC1_B6, UCF_NET_STRING=("LOC=J30", "IOSTANDARD = LVTTL")
2230    PORT analog4_DAC1_B7_pin = analog4_DAC1_B7, UCF_NET_STRING=("LOC=G30", "IOSTANDARD = LVTTL")
2231    PORT analog4_DAC1_B8_pin = analog4_DAC1_B8, UCF_NET_STRING=("LOC=U33", "IOSTANDARD = LVTTL")
2232    PORT analog4_DAC1_B9_pin = analog4_DAC1_B9, UCF_NET_STRING=("LOC=G32", "IOSTANDARD = LVTTL")
2233    PORT analog4_DAC1_B10_pin = analog4_DAC1_B10, UCF_NET_STRING=("LOC=J34", "IOSTANDARD = LVTTL")
2234    PORT analog4_DAC1_B11_pin = analog4_DAC1_B11, UCF_NET_STRING=("LOC=K29", "IOSTANDARD = LVTTL")
2235    PORT analog4_DAC1_B12_pin = analog4_DAC1_B12, UCF_NET_STRING=("LOC=J35", "IOSTANDARD = LVTTL")
2236    PORT analog4_DAC1_B13_pin = analog4_DAC1_B13, UCF_NET_STRING=("LOC=U32", "IOSTANDARD = LVTTL")
2237
2238    PORT analog4_DAC2_A0_pin = analog4_DAC2_A0, UCF_NET_STRING=("LOC=J26", "IOSTANDARD = LVTTL")
2239    PORT analog4_DAC2_A1_pin = analog4_DAC2_A1, UCF_NET_STRING=("LOC=L34", "IOSTANDARD = LVTTL")
2240    PORT analog4_DAC2_A2_pin = analog4_DAC2_A2, UCF_NET_STRING=("LOC=K34", "IOSTANDARD = LVTTL")
2241    PORT analog4_DAC2_A3_pin = analog4_DAC2_A3, UCF_NET_STRING=("LOC=K32", "IOSTANDARD = LVTTL")
2242    PORT analog4_DAC2_A4_pin = analog4_DAC2_A4, UCF_NET_STRING=("LOC=G31", "IOSTANDARD = LVTTL")
2243    PORT analog4_DAC2_A5_pin = analog4_DAC2_A5, UCF_NET_STRING=("LOC=M32", "IOSTANDARD = LVTTL")
2244    PORT analog4_DAC2_A6_pin = analog4_DAC2_A6, UCF_NET_STRING=("LOC=K28", "IOSTANDARD = LVTTL")
2245    PORT analog4_DAC2_A7_pin = analog4_DAC2_A7, UCF_NET_STRING=("LOC=J32", "IOSTANDARD = LVTTL")
2246    PORT analog4_DAC2_A8_pin = analog4_DAC2_A8, UCF_NET_STRING=("LOC=K33", "IOSTANDARD = LVTTL")
2247    PORT analog4_DAC2_A9_pin = analog4_DAC2_A9, UCF_NET_STRING=("LOC=H32", "IOSTANDARD = LVTTL")
2248    PORT analog4_DAC2_A10_pin = analog4_DAC2_A10, UCF_NET_STRING=("LOC=L30", "IOSTANDARD = LVTTL")
2249    PORT analog4_DAC2_A11_pin = analog4_DAC2_A11, UCF_NET_STRING=("LOC=M33", "IOSTANDARD = LVTTL")
2250    PORT analog4_DAC2_A12_pin = analog4_DAC2_A12, UCF_NET_STRING=("LOC=M35", "IOSTANDARD = LVTTL")
2251    PORT analog4_DAC2_A13_pin = analog4_DAC2_A13, UCF_NET_STRING=("LOC=P32", "IOSTANDARD = LVTTL")
2252
2253    PORT analog4_DAC2_B0_pin = analog4_DAC2_B0, UCF_NET_STRING=("LOC=F24", "IOSTANDARD = LVTTL")
2254    PORT analog4_DAC2_B1_pin = analog4_DAC2_B1, UCF_NET_STRING=("LOC=F29", "IOSTANDARD = LVTTL")
2255    PORT analog4_DAC2_B2_pin = analog4_DAC2_B2, UCF_NET_STRING=("LOC=C25", "IOSTANDARD = LVTTL")
2256    PORT analog4_DAC2_B3_pin = analog4_DAC2_B3, UCF_NET_STRING=("LOC=G25", "IOSTANDARD = LVTTL")
2257    PORT analog4_DAC2_B4_pin = analog4_DAC2_B4, UCF_NET_STRING=("LOC=C27", "IOSTANDARD = LVTTL")
2258    PORT analog4_DAC2_B5_pin = analog4_DAC2_B5, UCF_NET_STRING=("LOC=D26", "IOSTANDARD = LVTTL")
2259    PORT analog4_DAC2_B6_pin = analog4_DAC2_B6, UCF_NET_STRING=("LOC=G27", "IOSTANDARD = LVTTL")
2260    PORT analog4_DAC2_B7_pin = analog4_DAC2_B7, UCF_NET_STRING=("LOC=C28", "IOSTANDARD = LVTTL")
2261    PORT analog4_DAC2_B8_pin = analog4_DAC2_B8, UCF_NET_STRING=("LOC=G28", "IOSTANDARD = LVTTL")
2262    PORT analog4_DAC2_B9_pin = analog4_DAC2_B9, UCF_NET_STRING=("LOC=D25", "IOSTANDARD = LVTTL")
2263    PORT analog4_DAC2_B10_pin = analog4_DAC2_B10, UCF_NET_STRING=("LOC=G26", "IOSTANDARD = LVTTL")
2264    PORT analog4_DAC2_B11_pin = analog4_DAC2_B11, UCF_NET_STRING=("LOC=E24", "IOSTANDARD = LVTTL")
2265    PORT analog4_DAC2_B12_pin = analog4_DAC2_B12, UCF_NET_STRING=("LOC=H28", "IOSTANDARD = LVTTL")
2266    PORT analog4_DAC2_B13_pin = analog4_DAC2_B13, UCF_NET_STRING=("LOC=J29", "IOSTANDARD = LVTTL")
2267
2268    PORT analog4_DAC1_sleep_pin = analog4_DAC1_sleep, UCF_NET_STRING=("LOC=L29", "IOSTANDARD = LVTTL")
2269    PORT analog4_DAC2_sleep_pin = analog4_DAC2_sleep, UCF_NET_STRING=("LOC=M31", "IOSTANDARD = LVTTL")
2270
2271    PORT analog4_ADC_A0_pin = analog4_ADC_A0, UCF_NET_STRING=("LOC=E34", "IOSTANDARD = LVTTL", "PULLDOWN")
2272    PORT analog4_ADC_A1_pin = analog4_ADC_A1, UCF_NET_STRING=("LOC=E37", "IOSTANDARD = LVTTL", "PULLDOWN")
2273    PORT analog4_ADC_A2_pin = analog4_ADC_A2, UCF_NET_STRING=("LOC=D37", "IOSTANDARD = LVTTL", "PULLDOWN")
2274    PORT analog4_ADC_A3_pin = analog4_ADC_A3, UCF_NET_STRING=("LOC=C29", "IOSTANDARD = LVTTL", "PULLDOWN")
2275    PORT analog4_ADC_A4_pin = analog4_ADC_A4, UCF_NET_STRING=("LOC=D29", "IOSTANDARD = LVTTL", "PULLDOWN")
2276    PORT analog4_ADC_A5_pin = analog4_ADC_A5, UCF_NET_STRING=("LOC=G35", "IOSTANDARD = LVTTL", "PULLDOWN")
2277    PORT analog4_ADC_A6_pin = analog4_ADC_A6, UCF_NET_STRING=("LOC=G33", "IOSTANDARD = LVTTL", "PULLDOWN")
2278    PORT analog4_ADC_A7_pin = analog4_ADC_A7, UCF_NET_STRING=("LOC=F36", "IOSTANDARD = LVTTL", "PULLDOWN")
2279    PORT analog4_ADC_A8_pin = analog4_ADC_A8, UCF_NET_STRING=("LOC=E28", "IOSTANDARD = LVTTL", "PULLDOWN")
2280    PORT analog4_ADC_A9_pin = analog4_ADC_A9, UCF_NET_STRING=("LOC=D30", "IOSTANDARD = LVTTL", "PULLDOWN")
2281    PORT analog4_ADC_A10_pin = analog4_ADC_A10, UCF_NET_STRING=("LOC=C30", "IOSTANDARD = LVTTL", "PULLDOWN")
2282    PORT analog4_ADC_A11_pin = analog4_ADC_A11, UCF_NET_STRING=("LOC=H25", "IOSTANDARD = LVTTL", "PULLDOWN")
2283    PORT analog4_ADC_A12_pin = analog4_ADC_A12, UCF_NET_STRING=("LOC=J27", "IOSTANDARD = LVTTL", "PULLDOWN")
2284    PORT analog4_ADC_A13_pin = analog4_ADC_A13, UCF_NET_STRING=("LOC=F34", "IOSTANDARD = LVTTL", "PULLDOWN")
2285
2286    PORT analog4_ADC_B0_pin = analog4_ADC_B0, UCF_NET_STRING=("LOC=J37", "IOSTANDARD = LVTTL", "PULLDOWN")
2287    PORT analog4_ADC_B1_pin = analog4_ADC_B1, UCF_NET_STRING=("LOC=C34", "IOSTANDARD = LVTTL", "PULLDOWN")
2288    PORT analog4_ADC_B2_pin = analog4_ADC_B2, UCF_NET_STRING=("LOC=C35", "IOSTANDARD = LVTTL", "PULLDOWN")
2289    PORT analog4_ADC_B3_pin = analog4_ADC_B3, UCF_NET_STRING=("LOC=H37", "IOSTANDARD = LVTTL", "PULLDOWN")
2290    PORT analog4_ADC_B4_pin = analog4_ADC_B4, UCF_NET_STRING=("LOC=D36", "IOSTANDARD = LVTTL", "PULLDOWN")
2291    PORT analog4_ADC_B5_pin = analog4_ADC_B5, UCF_NET_STRING=("LOC=G36", "IOSTANDARD = LVTTL", "PULLDOWN")
2292    PORT analog4_ADC_B6_pin = analog4_ADC_B6, UCF_NET_STRING=("LOC=C32", "IOSTANDARD = LVTTL", "PULLDOWN")
2293    PORT analog4_ADC_B7_pin = analog4_ADC_B7, UCF_NET_STRING=("LOC=G37", "IOSTANDARD = LVTTL", "PULLDOWN")
2294    PORT analog4_ADC_B8_pin = analog4_ADC_B8, UCF_NET_STRING=("LOC=C33", "IOSTANDARD = LVTTL", "PULLDOWN")
2295    PORT analog4_ADC_B9_pin = analog4_ADC_B9, UCF_NET_STRING=("LOC=J36", "IOSTANDARD = LVTTL", "PULLDOWN")
2296    PORT analog4_ADC_B10_pin = analog4_ADC_B10, UCF_NET_STRING=("LOC=D34", "IOSTANDARD = LVTTL", "PULLDOWN")
2297    PORT analog4_ADC_B11_pin = analog4_ADC_B11, UCF_NET_STRING=("LOC=E36", "IOSTANDARD = LVTTL", "PULLDOWN")
2298    PORT analog4_ADC_B12_pin = analog4_ADC_B12, UCF_NET_STRING=("LOC=D35", "IOSTANDARD = LVTTL", "PULLDOWN")
2299    PORT analog4_ADC_B13_pin = analog4_ADC_B13, UCF_NET_STRING=("LOC=H35", "IOSTANDARD = LVTTL", "PULLDOWN")
2300
2301    PORT analog4_ADC_DFS_pin = analog4_ADC_DFS, UCF_NET_STRING=("LOC=F33", "IOSTANDARD = LVTTL")
2302    PORT analog4_ADC_DCS_pin = analog4_ADC_DCS, UCF_NET_STRING=("LOC=F35", "IOSTANDARD = LVTTL")
2303    PORT analog4_ADC_pdwnA_pin = analog4_ADC_pdwnA, UCF_NET_STRING=("LOC=H30", "IOSTANDARD = LVTTL")
2304    PORT analog4_ADC_pdwnB_pin = analog4_ADC_pdwnB, UCF_NET_STRING=("LOC=D31", "IOSTANDARD = LVTTL")
2305    PORT analog4_ADC_otrA_pin = analog4_ADC_otrA, UCF_NET_STRING=("LOC=D24", "IOSTANDARD = LVTTL")
2306    PORT analog4_ADC_otrB_pin = analog4_ADC_otrB, UCF_NET_STRING=("LOC=C24", "IOSTANDARD = LVTTL")
2307   
2308    PORT analog4_LED0_pin = analog4_LED0, UCF_NET_STRING=("LOC=T29", "IOSTANDARD = LVTTL")
2309    PORT analog4_LED1_pin = analog4_LED1, UCF_NET_STRING=("LOC=M27", "IOSTANDARD = LVTTL")
2310#   PORT analog4_LED2_pin = analog4_LED2, UCF_NET_STRING=("LOC=AF23", "IOSTANDARD = LVTTL")
2311    PORT analog4_LED2_pin = analog4_LED2, UCF_NET_STRING=("LOC=AE22", "IOSTANDARD = LVTTL")
2312
2313### FPGA BOARD EEPROM Serial Number and Memory interface
2314    PORT DQ0 = EEPROM_0_DQ0, UCF_NET_STRING=("LOC=AH22", "IOSTANDARD = LVTTL", "SLEW = SLOW", "DRIVE = 8")
2315
2316END
Note: See TracBrowser for help on using the repository browser.