1 | ############################################################################
|
---|
2 | ## This system.ucf file is generated by Base System Builder based on the
|
---|
3 | ## settings in the selected Xilinx Board Definition file. Please add other
|
---|
4 | ## user constraints to this file based on customer design specifications.
|
---|
5 | ############################################################################
|
---|
6 |
|
---|
7 | Net sys_clk_pin LOC=AT20;
|
---|
8 | Net sys_clk_pin IOSTANDARD = LVTTL;
|
---|
9 | Net sys_rst_pin LOC=AM16;
|
---|
10 | Net sys_rst_pin IOSTANDARD = LVTTL;
|
---|
11 | ## System level constraints
|
---|
12 | Net sys_clk_pin TNM_NET = sys_clk_pin;
|
---|
13 | TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 25000 ps;
|
---|
14 | Net sys_rst_pin TIG;
|
---|
15 | NET "ppc_reset_bus_Chip_Reset_Req" TPTHRU = "RST_GRP";
|
---|
16 | NET "ppc_reset_bus_Core_Reset_Req" TPTHRU = "RST_GRP";
|
---|
17 | NET "ppc_reset_bus_System_Reset_Req" TPTHRU = "RST_GRP";
|
---|
18 | TIMESPEC "TS_RST1" = FROM CPUS THRU RST_GRP TO FFS TIG;
|
---|
19 |
|
---|
20 | ## IO Devices constraints
|
---|
21 |
|
---|
22 | #Debug header LOC constraints (manually entered)
|
---|
23 | NET "debug<0>" LOC = "K28" | IOSTANDARD = LVTTL; #pin 0
|
---|
24 | NET "debug<1>" LOC = "G30" | IOSTANDARD = LVTTL; #pin 1
|
---|
25 | NET "debug<2>" LOC = "H29" | IOSTANDARD = LVTTL; #pin 2
|
---|
26 | NET "debug<3>" LOC = "H30" | IOSTANDARD = LVTTL; #pin 3
|
---|
27 | NET "debug<4>" LOC = "J28" | IOSTANDARD = LVTTL; #pin 4
|
---|
28 | NET "debug<5>" LOC = "F30" | IOSTANDARD = LVTTL; #pin 5
|
---|
29 | NET "debug<6>" LOC = "E29" | IOSTANDARD = LVTTL; #pin 6
|
---|
30 | NET "debug<7>" LOC = "D30" | IOSTANDARD = LVTTL; #pin 7
|
---|
31 | NET "debug<8>" LOC = "K30" | IOSTANDARD = LVTTL; #pin 8
|
---|
32 | NET "debug<9>" LOC = "J30" | IOSTANDARD = LVTTL; #pin 9
|
---|
33 | NET "debug<10>" LOC = "K29" | IOSTANDARD = LVTTL; #pin 10
|
---|
34 | NET "debug<11>" LOC = "J29" | IOSTANDARD = LVTTL; #pin 11
|
---|
35 | NET "debug<12>" LOC = "G29" | IOSTANDARD = LVTTL; #pin 12
|
---|
36 | NET "debug<13>" LOC = "H28" | IOSTANDARD = LVTTL; #pin 13
|
---|
37 | NET "debug<14>" LOC = "F29" | IOSTANDARD = LVTTL; #pin 14
|
---|
38 | NET "debug<15>" LOC = "E30" | IOSTANDARD = LVTTL; #pin 15
|
---|
39 |
|
---|
40 | #### Module USER_IO constraints
|
---|
41 |
|
---|
42 | Net fpga_0_USER_IO_GPIO_in_pin<0> LOC=Y27;
|
---|
43 | Net fpga_0_USER_IO_GPIO_in_pin<0> IOSTANDARD = LVTTL;
|
---|
44 | Net fpga_0_USER_IO_GPIO_in_pin<1> LOC=Y28;
|
---|
45 | Net fpga_0_USER_IO_GPIO_in_pin<1> IOSTANDARD = LVTTL;
|
---|
46 | Net fpga_0_USER_IO_GPIO_in_pin<2> LOC=AA27;
|
---|
47 | Net fpga_0_USER_IO_GPIO_in_pin<2> IOSTANDARD = LVTTL;
|
---|
48 | Net fpga_0_USER_IO_GPIO_in_pin<3> LOC=Y29;
|
---|
49 | Net fpga_0_USER_IO_GPIO_in_pin<3> IOSTANDARD = LVTTL;
|
---|
50 | Net fpga_0_USER_IO_GPIO_in_pin<4> LOC=AJ22;
|
---|
51 | Net fpga_0_USER_IO_GPIO_in_pin<4> IOSTANDARD = LVTTL;
|
---|
52 | Net fpga_0_USER_IO_GPIO_in_pin<5> LOC=AJ15;
|
---|
53 | Net fpga_0_USER_IO_GPIO_in_pin<5> IOSTANDARD = LVTTL;
|
---|
54 | Net fpga_0_USER_IO_GPIO_in_pin<6> LOC=AG18;
|
---|
55 | Net fpga_0_USER_IO_GPIO_in_pin<6> IOSTANDARD = LVTTL;
|
---|
56 | Net fpga_0_USER_IO_GPIO_in_pin<7> LOC=AG17;
|
---|
57 | Net fpga_0_USER_IO_GPIO_in_pin<7> IOSTANDARD = LVTTL;
|
---|
58 | Net fpga_0_USER_IO_GPIO2_d_out_pin<0> LOC=AJ26;
|
---|
59 | Net fpga_0_USER_IO_GPIO2_d_out_pin<0> IOSTANDARD = LVTTL;
|
---|
60 | Net fpga_0_USER_IO_GPIO2_d_out_pin<1> LOC=AH26;
|
---|
61 | Net fpga_0_USER_IO_GPIO2_d_out_pin<1> IOSTANDARD = LVTTL;
|
---|
62 | Net fpga_0_USER_IO_GPIO2_d_out_pin<2> LOC=AH24;
|
---|
63 | Net fpga_0_USER_IO_GPIO2_d_out_pin<2> IOSTANDARD = LVTTL;
|
---|
64 | Net fpga_0_USER_IO_GPIO2_d_out_pin<3> LOC=AH25;
|
---|
65 | Net fpga_0_USER_IO_GPIO2_d_out_pin<3> IOSTANDARD = LVTTL;
|
---|
66 | Net fpga_0_USER_IO_GPIO2_d_out_pin<4> LOC=AH23;
|
---|
67 | Net fpga_0_USER_IO_GPIO2_d_out_pin<4> IOSTANDARD = LVTTL;
|
---|
68 | Net fpga_0_USER_IO_GPIO2_d_out_pin<5> LOC=AG22;
|
---|
69 | Net fpga_0_USER_IO_GPIO2_d_out_pin<5> IOSTANDARD = LVTTL;
|
---|
70 | Net fpga_0_USER_IO_GPIO2_d_out_pin<6> LOC=AG23;
|
---|
71 | Net fpga_0_USER_IO_GPIO2_d_out_pin<6> IOSTANDARD = LVTTL;
|
---|
72 | Net fpga_0_USER_IO_GPIO2_d_out_pin<7> LOC=AG19;
|
---|
73 | Net fpga_0_USER_IO_GPIO2_d_out_pin<7> IOSTANDARD = LVTTL;
|
---|
74 | Net fpga_0_USER_IO_GPIO2_d_out_pin<8> LOC=AG21;
|
---|
75 | Net fpga_0_USER_IO_GPIO2_d_out_pin<8> IOSTANDARD = LVTTL;
|
---|
76 | Net fpga_0_USER_IO_GPIO2_d_out_pin<9> LOC=AH19;
|
---|
77 | Net fpga_0_USER_IO_GPIO2_d_out_pin<9> IOSTANDARD = LVTTL;
|
---|
78 | Net fpga_0_USER_IO_GPIO2_d_out_pin<10> LOC=AJ19;
|
---|
79 | Net fpga_0_USER_IO_GPIO2_d_out_pin<10> IOSTANDARD = LVTTL;
|
---|
80 | Net fpga_0_USER_IO_GPIO2_d_out_pin<11> LOC=AP12;
|
---|
81 | Net fpga_0_USER_IO_GPIO2_d_out_pin<11> IOSTANDARD = LVTTL;
|
---|
82 | Net fpga_0_USER_IO_GPIO2_d_out_pin<12> LOC=AN13;
|
---|
83 | Net fpga_0_USER_IO_GPIO2_d_out_pin<12> IOSTANDARD = LVTTL;
|
---|
84 | Net fpga_0_USER_IO_GPIO2_d_out_pin<13> LOC=AL15;
|
---|
85 | Net fpga_0_USER_IO_GPIO2_d_out_pin<13> IOSTANDARD = LVTTL;
|
---|
86 | Net fpga_0_USER_IO_GPIO2_d_out_pin<14> LOC=AJ14;
|
---|
87 | Net fpga_0_USER_IO_GPIO2_d_out_pin<14> IOSTANDARD = LVTTL;
|
---|
88 | Net fpga_0_USER_IO_GPIO2_d_out_pin<15> LOC=AM13;
|
---|
89 | Net fpga_0_USER_IO_GPIO2_d_out_pin<15> IOSTANDARD = LVTTL;
|
---|
90 | Net fpga_0_USER_IO_GPIO2_d_out_pin<16> LOC=AR12;
|
---|
91 | Net fpga_0_USER_IO_GPIO2_d_out_pin<16> IOSTANDARD = LVTTL;
|
---|
92 | Net fpga_0_USER_IO_GPIO2_d_out_pin<17> LOC=AH13;
|
---|
93 | Net fpga_0_USER_IO_GPIO2_d_out_pin<17> IOSTANDARD = LVTTL;
|
---|
94 |
|
---|
95 | #### Module rs232 constraints
|
---|
96 |
|
---|
97 | Net fpga_0_rs232_RX_pin LOC=AA29;
|
---|
98 | Net fpga_0_rs232_RX_pin IOSTANDARD = LVTTL;
|
---|
99 | Net fpga_0_rs232_TX_pin LOC=AA28;
|
---|
100 | Net fpga_0_rs232_TX_pin IOSTANDARD = LVTTL;
|
---|
101 |
|
---|
102 | #### Module clk_board_config constraints
|
---|
103 |
|
---|
104 | Net fpga_0_clk_board_config_sys_clk_pin LOC=AH21;
|
---|
105 | Net fpga_0_clk_board_config_sys_clk_pin IOSTANDARD = LVTTL;
|
---|
106 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin LOC=AN25;
|
---|
107 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin IOSTANDARD=LVTTL;
|
---|
108 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin SLEW = SLOW;
|
---|
109 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin LOC=AK26;
|
---|
110 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin IOSTANDARD=LVTTL;
|
---|
111 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin SLEW = SLOW;
|
---|
112 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin LOC=AJ25;
|
---|
113 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin IOSTANDARD=LVTTL;
|
---|
114 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin SLEW = SLOW;
|
---|
115 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin LOC=AL26;
|
---|
116 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin IOSTANDARD=LVTTL;
|
---|
117 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin SLEW = SLOW;
|
---|
118 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin LOC=AT27;
|
---|
119 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin IOSTANDARD=LVTTL;
|
---|
120 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin SLEW = SLOW;
|
---|
121 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin LOC=AR27;
|
---|
122 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin IOSTANDARD=LVTTL;
|
---|
123 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin SLEW = SLOW;
|
---|
124 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin LOC=AN27;
|
---|
125 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin IOSTANDARD=LVTTL;
|
---|
126 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin SLEW = SLOW;
|
---|
127 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin LOC=AM27;
|
---|
128 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin IOSTANDARD=LVTTL;
|
---|
129 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin SLEW = SLOW;
|
---|
130 |
|
---|
131 | #### Module eeprom_controller constraints
|
---|
132 |
|
---|
133 | Net fpga_0_eeprom_controller_DQ0_pin LOC=AB28;
|
---|
134 | Net fpga_0_eeprom_controller_DQ0_pin IOSTANDARD = LVTTL;
|
---|
135 | Net fpga_0_eeprom_controller_DQ0_pin SLEW = SLOW;
|
---|
136 | Net fpga_0_eeprom_controller_DQ0_pin DRIVE = 8;
|
---|
137 |
|
---|
138 | #### Module Ethernet_MAC constraints
|
---|
139 |
|
---|
140 | Net fpga_0_Ethernet_MAC_slew1_pin LOC=H20;
|
---|
141 | Net fpga_0_Ethernet_MAC_slew1_pin IOSTANDARD = LVTTL;
|
---|
142 | Net fpga_0_Ethernet_MAC_slew1_pin SLEW = SLOW;
|
---|
143 | Net fpga_0_Ethernet_MAC_slew1_pin DRIVE = 8;
|
---|
144 | Net fpga_0_Ethernet_MAC_slew2_pin LOC=J22;
|
---|
145 | Net fpga_0_Ethernet_MAC_slew2_pin IOSTANDARD = LVTTL;
|
---|
146 | Net fpga_0_Ethernet_MAC_slew2_pin SLEW = SLOW;
|
---|
147 | Net fpga_0_Ethernet_MAC_slew2_pin DRIVE = 8;
|
---|
148 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin LOC=J27;
|
---|
149 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin IOSTANDARD = LVTTL;
|
---|
150 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin SLEW = SLOW;
|
---|
151 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin DRIVE = 8;
|
---|
152 | Net fpga_0_Ethernet_MAC_PHY_crs_pin LOC=D29;
|
---|
153 | Net fpga_0_Ethernet_MAC_PHY_crs_pin IOSTANDARD = LVTTL;
|
---|
154 | Net fpga_0_Ethernet_MAC_PHY_col_pin LOC=J26;
|
---|
155 | Net fpga_0_Ethernet_MAC_PHY_col_pin IOSTANDARD = LVTTL;
|
---|
156 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> LOC=G26;
|
---|
157 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> IOSTANDARD = LVTTL;
|
---|
158 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> SLEW = SLOW;
|
---|
159 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> DRIVE = 8;
|
---|
160 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> LOC=D26;
|
---|
161 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> IOSTANDARD = LVTTL;
|
---|
162 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> SLEW = SLOW;
|
---|
163 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> DRIVE = 8;
|
---|
164 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> LOC=H23;
|
---|
165 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> IOSTANDARD = LVTTL;
|
---|
166 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> SLEW = SLOW;
|
---|
167 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> DRIVE = 8;
|
---|
168 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> LOC=D22;
|
---|
169 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> IOSTANDARD = LVTTL;
|
---|
170 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> SLEW = SLOW;
|
---|
171 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> DRIVE = 8;
|
---|
172 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin LOC=H22;
|
---|
173 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin IOSTANDARD = LVTTL;
|
---|
174 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin SLEW = SLOW;
|
---|
175 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin DRIVE = 8;
|
---|
176 | Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin LOC=F20;
|
---|
177 | Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin IOSTANDARD = LVTTL;
|
---|
178 | Net fpga_0_Ethernet_MAC_PHY_rx_er_pin LOC=F21;
|
---|
179 | Net fpga_0_Ethernet_MAC_PHY_rx_er_pin IOSTANDARD = LVTTL;
|
---|
180 | Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin LOC=E24;
|
---|
181 | Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin IOSTANDARD = LVTTL;
|
---|
182 | Net fpga_0_Ethernet_MAC_PHY_dv_pin LOC=F22;
|
---|
183 | Net fpga_0_Ethernet_MAC_PHY_dv_pin IOSTANDARD = LVTTL;
|
---|
184 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> LOC=C22;
|
---|
185 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> IOSTANDARD = LVTTL;
|
---|
186 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> LOC=E21;
|
---|
187 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> IOSTANDARD = LVTTL;
|
---|
188 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> LOC=C21;
|
---|
189 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> IOSTANDARD = LVTTL;
|
---|
190 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> LOC=D23;
|
---|
191 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> IOSTANDARD = LVTTL;
|
---|
192 |
|
---|
193 | #### Module radio_controller_0 constraints
|
---|
194 |
|
---|
195 |
|
---|
196 | #### Module radio_bridge_slot_2 constraints
|
---|
197 |
|
---|
198 | Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin LOC=AG2;
|
---|
199 | Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin IOSTANDARD=LVTTL;
|
---|
200 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> LOC=AB7;
|
---|
201 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> IOSTANDARD = LVTTL;
|
---|
202 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> SLEW = SLOW;
|
---|
203 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> LOC=AB8;
|
---|
204 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> IOSTANDARD = LVTTL;
|
---|
205 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> SLEW = SLOW;
|
---|
206 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> LOC=AC10;
|
---|
207 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> IOSTANDARD = LVTTL;
|
---|
208 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> SLEW = SLOW;
|
---|
209 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> LOC=AB9;
|
---|
210 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> IOSTANDARD = LVTTL;
|
---|
211 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> SLEW = SLOW;
|
---|
212 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> LOC=AF3;
|
---|
213 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> IOSTANDARD = LVTTL;
|
---|
214 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> SLEW = SLOW;
|
---|
215 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> LOC=AL1;
|
---|
216 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> IOSTANDARD = LVTTL;
|
---|
217 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> SLEW = SLOW;
|
---|
218 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> LOC=AE4;
|
---|
219 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> IOSTANDARD = LVTTL;
|
---|
220 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> SLEW = SLOW;
|
---|
221 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> LOC=AD4;
|
---|
222 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> IOSTANDARD = LVTTL;
|
---|
223 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> PULLDOWN;
|
---|
224 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> LOC=AB11;
|
---|
225 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> IOSTANDARD = LVTTL;
|
---|
226 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> PULLDOWN;
|
---|
227 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> LOC=AB10;
|
---|
228 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> IOSTANDARD = LVTTL;
|
---|
229 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> PULLDOWN;
|
---|
230 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> LOC=AG20;
|
---|
231 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> IOSTANDARD = LVTTL;
|
---|
232 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> PULLDOWN;
|
---|
233 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> LOC=AG1;
|
---|
234 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> IOSTANDARD = LVTTL;
|
---|
235 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> PULLDOWN;
|
---|
236 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> LOC=AE3;
|
---|
237 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> IOSTANDARD = LVTTL;
|
---|
238 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> PULLDOWN;
|
---|
239 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> LOC=AC5;
|
---|
240 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> IOSTANDARD = LVTTL;
|
---|
241 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> PULLDOWN;
|
---|
242 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> LOC=AE1;
|
---|
243 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> IOSTANDARD = LVTTL;
|
---|
244 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> PULLDOWN;
|
---|
245 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> LOC=AB5;
|
---|
246 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> IOSTANDARD = LVTTL;
|
---|
247 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> PULLDOWN;
|
---|
248 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> LOC=AB4;
|
---|
249 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> IOSTANDARD = LVTTL;
|
---|
250 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> PULLDOWN;
|
---|
251 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> LOC=AB6;
|
---|
252 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> IOSTANDARD = LVTTL;
|
---|
253 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> PULLDOWN;
|
---|
254 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> LOC=AD2;
|
---|
255 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> IOSTANDARD = LVTTL;
|
---|
256 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> PULLDOWN;
|
---|
257 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> LOC=AA7;
|
---|
258 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> IOSTANDARD = LVTTL;
|
---|
259 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> PULLDOWN;
|
---|
260 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> LOC=AB3;
|
---|
261 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> IOSTANDARD = LVTTL;
|
---|
262 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> PULLDOWN;
|
---|
263 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> LOC=AE7;
|
---|
264 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL;
|
---|
265 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> PULLDOWN;
|
---|
266 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> LOC=AC12;
|
---|
267 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL;
|
---|
268 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> PULLDOWN;
|
---|
269 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> LOC=AJ2;
|
---|
270 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL;
|
---|
271 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> PULLDOWN;
|
---|
272 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> LOC=AG5;
|
---|
273 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL;
|
---|
274 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> PULLDOWN;
|
---|
275 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> LOC=AJ1;
|
---|
276 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL;
|
---|
277 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> PULLDOWN;
|
---|
278 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> LOC=AH3;
|
---|
279 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL;
|
---|
280 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> PULLDOWN;
|
---|
281 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> LOC=AH4;
|
---|
282 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL;
|
---|
283 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> PULLDOWN;
|
---|
284 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> LOC=AJ3;
|
---|
285 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL;
|
---|
286 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> PULLDOWN;
|
---|
287 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> LOC=AA10;
|
---|
288 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL;
|
---|
289 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> PULLDOWN;
|
---|
290 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> LOC=AE2;
|
---|
291 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL;
|
---|
292 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> PULLDOWN;
|
---|
293 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> LOC=AA12;
|
---|
294 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL;
|
---|
295 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> PULLDOWN;
|
---|
296 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> LOC=AF1;
|
---|
297 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL;
|
---|
298 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> PULLDOWN;
|
---|
299 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> LOC=AD3;
|
---|
300 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL;
|
---|
301 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> PULLDOWN;
|
---|
302 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> LOC=AF2;
|
---|
303 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL;
|
---|
304 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> PULLDOWN;
|
---|
305 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> LOC=AD13;
|
---|
306 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> IOSTANDARD = LVTTL;
|
---|
307 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> LOC=AT8;
|
---|
308 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> IOSTANDARD = LVTTL;
|
---|
309 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> LOC=AR8;
|
---|
310 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> IOSTANDARD = LVTTL;
|
---|
311 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> LOC=AT5;
|
---|
312 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> IOSTANDARD = LVTTL;
|
---|
313 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> LOC=AH11;
|
---|
314 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> IOSTANDARD = LVTTL;
|
---|
315 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> LOC=AT6;
|
---|
316 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> IOSTANDARD = LVTTL;
|
---|
317 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> LOC=AD12;
|
---|
318 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> IOSTANDARD = LVTTL;
|
---|
319 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> LOC=AU5;
|
---|
320 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> IOSTANDARD = LVTTL;
|
---|
321 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> LOC=AN9;
|
---|
322 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> IOSTANDARD = LVTTL;
|
---|
323 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> LOC=AE13;
|
---|
324 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> IOSTANDARD = LVTTL;
|
---|
325 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> LOC=AK9;
|
---|
326 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> IOSTANDARD = LVTTL;
|
---|
327 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> LOC=AR7;
|
---|
328 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> IOSTANDARD = LVTTL;
|
---|
329 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> LOC=AP7;
|
---|
330 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> IOSTANDARD = LVTTL;
|
---|
331 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> LOC=AF12;
|
---|
332 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> IOSTANDARD = LVTTL;
|
---|
333 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> LOC=AH10;
|
---|
334 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> IOSTANDARD = LVTTL;
|
---|
335 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> LOC=AM6;
|
---|
336 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> IOSTANDARD = LVTTL;
|
---|
337 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> LOC=AE10;
|
---|
338 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL;
|
---|
339 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> LOC=AH8;
|
---|
340 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL;
|
---|
341 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> LOC=AM4;
|
---|
342 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL;
|
---|
343 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> LOC=AL7;
|
---|
344 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL;
|
---|
345 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> LOC=AE11;
|
---|
346 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL;
|
---|
347 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> LOC=AL6;
|
---|
348 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL;
|
---|
349 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> LOC=AN6;
|
---|
350 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL;
|
---|
351 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> LOC=AK8;
|
---|
352 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL;
|
---|
353 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> LOC=AG9;
|
---|
354 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL;
|
---|
355 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> LOC=AM7;
|
---|
356 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL;
|
---|
357 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> LOC=AL9;
|
---|
358 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL;
|
---|
359 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> LOC=AE12;
|
---|
360 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL;
|
---|
361 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> LOC=AN7;
|
---|
362 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL;
|
---|
363 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> LOC=AH7;
|
---|
364 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL;
|
---|
365 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> LOC=AR6;
|
---|
366 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL;
|
---|
367 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> LOC=AM8;
|
---|
368 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL;
|
---|
369 | Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin LOC=AL5;
|
---|
370 | Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin IOSTANDARD=LVTTL;
|
---|
371 | Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin LOC=AJ6;
|
---|
372 | Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin IOSTANDARD=LVTTL;
|
---|
373 | Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin LOC=AK6;
|
---|
374 | Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin IOSTANDARD=LVTTL;
|
---|
375 | Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin LOC=AL3;
|
---|
376 | Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin IOSTANDARD=LVTTL;
|
---|
377 | Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin LOC=AK4;
|
---|
378 | Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin IOSTANDARD=LVTTL;
|
---|
379 | Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin LOC=AF9;
|
---|
380 | Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin IOSTANDARD=LVTTL;
|
---|
381 | Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin LOC=AF5;
|
---|
382 | Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin IOSTANDARD=LVTTL;
|
---|
383 | Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin SLEW = SLOW;
|
---|
384 | Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin LOC=AM2;
|
---|
385 | Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin IOSTANDARD=LVTTL;
|
---|
386 | Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin SLEW = SLOW;
|
---|
387 | Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin LOC=AD10;
|
---|
388 | Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin IOSTANDARD=LVTTL;
|
---|
389 | Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin SLEW = SLOW;
|
---|
390 | Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin LOC=AE6;
|
---|
391 | Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin IOSTANDARD=LVTTL;
|
---|
392 | Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin SLEW = SLOW;
|
---|
393 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin LOC=AA9;
|
---|
394 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin IOSTANDARD=LVTTL;
|
---|
395 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin SLEW = SLOW;
|
---|
396 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin DRIVE = 2;
|
---|
397 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin LOC=AB2;
|
---|
398 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin IOSTANDARD=LVTTL;
|
---|
399 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin SLEW = SLOW;
|
---|
400 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin DRIVE = 2;
|
---|
401 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> LOC=AB1;
|
---|
402 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> IOSTANDARD=LVTTL;
|
---|
403 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> SLEW = SLOW;
|
---|
404 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> DRIVE = 2;
|
---|
405 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> LOC=AA6;
|
---|
406 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> IOSTANDARD=LVTTL;
|
---|
407 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> SLEW = SLOW;
|
---|
408 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> DRIVE = 2;
|
---|
409 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> LOC=AA5;
|
---|
410 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> IOSTANDARD=LVTTL;
|
---|
411 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> SLEW = SLOW;
|
---|
412 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> DRIVE = 2;
|
---|
413 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> LOC=AA8;
|
---|
414 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> IOSTANDARD=LVTTL;
|
---|
415 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> SLEW = SLOW;
|
---|
416 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> DRIVE = 2;
|
---|
417 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> LOC=AC2;
|
---|
418 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> IOSTANDARD=LVTTL;
|
---|
419 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> SLEW = SLOW;
|
---|
420 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> DRIVE = 2;
|
---|
421 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin LOC=AD8;
|
---|
422 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL;
|
---|
423 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin LOC=AK1;
|
---|
424 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL;
|
---|
425 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin LOC=AA3;
|
---|
426 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL;
|
---|
427 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin LOC=AF6;
|
---|
428 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL;
|
---|
429 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> LOC=AG7;
|
---|
430 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> IOSTANDARD=LVTTL;
|
---|
431 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> LOC=AL2;
|
---|
432 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> IOSTANDARD=LVTTL;
|
---|
433 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> LOC=AJ4;
|
---|
434 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> IOSTANDARD=LVTTL;
|
---|
435 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> LOC=AK3;
|
---|
436 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> IOSTANDARD=LVTTL;
|
---|
437 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin LOC=AK2;
|
---|
438 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL;
|
---|
439 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin LOC=AH6;
|
---|
440 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL;
|
---|
441 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin LOC=AF8;
|
---|
442 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL;
|
---|
443 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin LOC=AF7;
|
---|
444 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL;
|
---|
445 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> LOC=AF11;
|
---|
446 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL;
|
---|
447 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> PULLDOWN;
|
---|
448 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> LOC=AE8;
|
---|
449 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL;
|
---|
450 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> PULLDOWN;
|
---|
451 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> LOC=AF10;
|
---|
452 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL;
|
---|
453 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> PULLDOWN;
|
---|
454 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> LOC=AD11;
|
---|
455 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL;
|
---|
456 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> PULLDOWN;
|
---|
457 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> LOC=AJ7;
|
---|
458 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL;
|
---|
459 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> PULLDOWN;
|
---|
460 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> LOC=AJ5;
|
---|
461 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL;
|
---|
462 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> PULLDOWN;
|
---|
463 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> LOC=AJ8;
|
---|
464 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL;
|
---|
465 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> PULLDOWN;
|
---|
466 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> LOC=AG11;
|
---|
467 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL;
|
---|
468 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> PULLDOWN;
|
---|
469 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> LOC=AM9;
|
---|
470 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL;
|
---|
471 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> PULLDOWN;
|
---|
472 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> LOC=AK7;
|
---|
473 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL;
|
---|
474 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> PULLDOWN;
|
---|
475 | Net fpga_0_radio_bridge_slot_2_radio_LD_pin LOC=AK5;
|
---|
476 | Net fpga_0_radio_bridge_slot_2_radio_LD_pin IOSTANDARD=LVTTL;
|
---|
477 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin LOC=AA4;
|
---|
478 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL;
|
---|
479 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin LOC=AC4;
|
---|
480 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL;
|
---|
481 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin LOC=AJ9;
|
---|
482 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL;
|
---|
483 | Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin LOC=AG10;
|
---|
484 | Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL;
|
---|
485 | Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin LOC=AM3;
|
---|
486 | Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin IOSTANDARD=LVTTL;
|
---|
487 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO LOC=AG3;
|
---|
488 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO IOSTANDARD=LVTTL;
|
---|
489 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO SLEW = SLOW;
|
---|
490 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO DRIVE = 8;
|
---|
491 |
|
---|
492 | #### Module radio_bridge_slot_3 constraints
|
---|
493 |
|
---|
494 | Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin LOC=AP33;
|
---|
495 | Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin IOSTANDARD=LVTTL;
|
---|
496 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> LOC=AJ33;
|
---|
497 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> IOSTANDARD = LVTTL;
|
---|
498 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> SLEW = SLOW;
|
---|
499 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> LOC=AL37;
|
---|
500 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> IOSTANDARD = LVTTL;
|
---|
501 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> SLEW = SLOW;
|
---|
502 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> LOC=AK36;
|
---|
503 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> IOSTANDARD = LVTTL;
|
---|
504 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> SLEW = SLOW;
|
---|
505 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> LOC=AM38;
|
---|
506 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> IOSTANDARD = LVTTL;
|
---|
507 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> SLEW = SLOW;
|
---|
508 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> LOC=AK37;
|
---|
509 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> IOSTANDARD = LVTTL;
|
---|
510 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> SLEW = SLOW;
|
---|
511 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> LOC=AJ36;
|
---|
512 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> IOSTANDARD = LVTTL;
|
---|
513 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> SLEW = SLOW;
|
---|
514 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> LOC=AL38;
|
---|
515 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> IOSTANDARD = LVTTL;
|
---|
516 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> SLEW = SLOW;
|
---|
517 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> LOC=AG29;
|
---|
518 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> IOSTANDARD = LVTTL;
|
---|
519 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> PULLDOWN;
|
---|
520 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> LOC=AR34;
|
---|
521 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> IOSTANDARD = LVTTL;
|
---|
522 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> PULLDOWN;
|
---|
523 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> LOC=AU35;
|
---|
524 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> IOSTANDARD = LVTTL;
|
---|
525 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> PULLDOWN;
|
---|
526 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> LOC=AJ21;
|
---|
527 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> IOSTANDARD = LVTTL;
|
---|
528 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> PULLDOWN;
|
---|
529 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> LOC=AT32;
|
---|
530 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> IOSTANDARD = LVTTL;
|
---|
531 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> PULLDOWN;
|
---|
532 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> LOC=AT34;
|
---|
533 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> IOSTANDARD = LVTTL;
|
---|
534 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> PULLDOWN;
|
---|
535 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> LOC=AR33;
|
---|
536 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> IOSTANDARD = LVTTL;
|
---|
537 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> PULLDOWN;
|
---|
538 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> LOC=AM36;
|
---|
539 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> IOSTANDARD = LVTTL;
|
---|
540 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> PULLDOWN;
|
---|
541 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> LOC=AD28;
|
---|
542 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> IOSTANDARD = LVTTL;
|
---|
543 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> PULLDOWN;
|
---|
544 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> LOC=AL33;
|
---|
545 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> IOSTANDARD = LVTTL;
|
---|
546 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> PULLDOWN;
|
---|
547 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> LOC=AH32;
|
---|
548 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> IOSTANDARD = LVTTL;
|
---|
549 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> PULLDOWN;
|
---|
550 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> LOC=AD29;
|
---|
551 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> IOSTANDARD = LVTTL;
|
---|
552 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> PULLDOWN;
|
---|
553 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> LOC=AK33;
|
---|
554 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> IOSTANDARD = LVTTL;
|
---|
555 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> PULLDOWN;
|
---|
556 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> LOC=AE31;
|
---|
557 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> IOSTANDARD = LVTTL;
|
---|
558 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> PULLDOWN;
|
---|
559 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> LOC=AH29;
|
---|
560 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL;
|
---|
561 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> PULLDOWN;
|
---|
562 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> LOC=AK31;
|
---|
563 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL;
|
---|
564 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> PULLDOWN;
|
---|
565 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> LOC=AE28;
|
---|
566 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL;
|
---|
567 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> PULLDOWN;
|
---|
568 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> LOC=AF28;
|
---|
569 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL;
|
---|
570 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> PULLDOWN;
|
---|
571 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> LOC=AE27;
|
---|
572 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL;
|
---|
573 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> PULLDOWN;
|
---|
574 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> LOC=AD27;
|
---|
575 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL;
|
---|
576 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> PULLDOWN;
|
---|
577 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> LOC=AN33;
|
---|
578 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL;
|
---|
579 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> PULLDOWN;
|
---|
580 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> LOC=AL31;
|
---|
581 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL;
|
---|
582 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> PULLDOWN;
|
---|
583 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> LOC=AR32;
|
---|
584 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL;
|
---|
585 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> PULLDOWN;
|
---|
586 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> LOC=AM33;
|
---|
587 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL;
|
---|
588 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> PULLDOWN;
|
---|
589 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> LOC=AG30;
|
---|
590 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL;
|
---|
591 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> PULLDOWN;
|
---|
592 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> LOC=AM32;
|
---|
593 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL;
|
---|
594 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> PULLDOWN;
|
---|
595 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> LOC=AE29;
|
---|
596 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL;
|
---|
597 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> PULLDOWN;
|
---|
598 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> LOC=AN31;
|
---|
599 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL;
|
---|
600 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> PULLDOWN;
|
---|
601 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> LOC=AB30;
|
---|
602 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> IOSTANDARD = LVTTL;
|
---|
603 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> LOC=AF38;
|
---|
604 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> IOSTANDARD = LVTTL;
|
---|
605 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> LOC=AD37;
|
---|
606 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> IOSTANDARD = LVTTL;
|
---|
607 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> LOC=AF37;
|
---|
608 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> IOSTANDARD = LVTTL;
|
---|
609 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> LOC=AB34;
|
---|
610 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> IOSTANDARD = LVTTL;
|
---|
611 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> LOC=AF39;
|
---|
612 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> IOSTANDARD = LVTTL;
|
---|
613 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> LOC=AA30;
|
---|
614 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> IOSTANDARD = LVTTL;
|
---|
615 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> LOC=AC35;
|
---|
616 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> IOSTANDARD = LVTTL;
|
---|
617 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> LOC=AC36;
|
---|
618 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> IOSTANDARD = LVTTL;
|
---|
619 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> LOC=AE38;
|
---|
620 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> IOSTANDARD = LVTTL;
|
---|
621 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> LOC=AE36;
|
---|
622 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> IOSTANDARD = LVTTL;
|
---|
623 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> LOC=AB36;
|
---|
624 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> IOSTANDARD = LVTTL;
|
---|
625 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> LOC=AB33;
|
---|
626 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> IOSTANDARD = LVTTL;
|
---|
627 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> LOC=AE39;
|
---|
628 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> IOSTANDARD = LVTTL;
|
---|
629 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> LOC=AB35;
|
---|
630 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> IOSTANDARD = LVTTL;
|
---|
631 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> LOC=AB32;
|
---|
632 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> IOSTANDARD = LVTTL;
|
---|
633 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> LOC=AD32;
|
---|
634 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL;
|
---|
635 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> LOC=AK39;
|
---|
636 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL;
|
---|
637 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> LOC=AF34;
|
---|
638 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL;
|
---|
639 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> LOC=AB29;
|
---|
640 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL;
|
---|
641 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> LOC=AC27;
|
---|
642 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL;
|
---|
643 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> LOC=AE34;
|
---|
644 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL;
|
---|
645 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> LOC=AJ37;
|
---|
646 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL;
|
---|
647 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> LOC=AC30;
|
---|
648 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL;
|
---|
649 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> LOC=AH36;
|
---|
650 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL;
|
---|
651 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> LOC=AJ38;
|
---|
652 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL;
|
---|
653 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> LOC=AJ39;
|
---|
654 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL;
|
---|
655 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> LOC=AG39;
|
---|
656 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL;
|
---|
657 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> LOC=AF33;
|
---|
658 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL;
|
---|
659 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> LOC=AH37;
|
---|
660 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL;
|
---|
661 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> LOC=AG34;
|
---|
662 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL;
|
---|
663 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> LOC=AG38;
|
---|
664 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL;
|
---|
665 | Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin LOC=AC32;
|
---|
666 | Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin IOSTANDARD=LVTTL;
|
---|
667 | Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin LOC=AB31;
|
---|
668 | Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin IOSTANDARD=LVTTL;
|
---|
669 | Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin LOC=AC31;
|
---|
670 | Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin IOSTANDARD=LVTTL;
|
---|
671 | Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin LOC=AD33;
|
---|
672 | Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin IOSTANDARD=LVTTL;
|
---|
673 | Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin LOC=AK38;
|
---|
674 | Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin IOSTANDARD=LVTTL;
|
---|
675 | Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin LOC=AC28;
|
---|
676 | Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin IOSTANDARD=LVTTL;
|
---|
677 | Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin LOC=AE30;
|
---|
678 | Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin IOSTANDARD=LVTTL;
|
---|
679 | Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin SLEW = SLOW;
|
---|
680 | Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin LOC=AC34;
|
---|
681 | Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin IOSTANDARD=LVTTL;
|
---|
682 | Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin SLEW = SLOW;
|
---|
683 | Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin LOC=AL34;
|
---|
684 | Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin IOSTANDARD=LVTTL;
|
---|
685 | Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin SLEW = SLOW;
|
---|
686 | Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin LOC=AK32;
|
---|
687 | Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin IOSTANDARD=LVTTL;
|
---|
688 | Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin SLEW = SLOW;
|
---|
689 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin LOC=AE33;
|
---|
690 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin IOSTANDARD=LVTTL;
|
---|
691 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin SLEW = SLOW;
|
---|
692 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin DRIVE = 2;
|
---|
693 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin LOC=AH34;
|
---|
694 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin IOSTANDARD=LVTTL;
|
---|
695 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin SLEW = SLOW;
|
---|
696 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin DRIVE = 2;
|
---|
697 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> LOC=AG33;
|
---|
698 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> IOSTANDARD=LVTTL;
|
---|
699 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> SLEW = SLOW;
|
---|
700 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> DRIVE = 2;
|
---|
701 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> LOC=AH33;
|
---|
702 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> IOSTANDARD=LVTTL;
|
---|
703 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> SLEW = SLOW;
|
---|
704 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> DRIVE = 2;
|
---|
705 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> LOC=AN34;
|
---|
706 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> IOSTANDARD=LVTTL;
|
---|
707 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> SLEW = SLOW;
|
---|
708 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> DRIVE = 2;
|
---|
709 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> LOC=AK35;
|
---|
710 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> IOSTANDARD=LVTTL;
|
---|
711 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> SLEW = SLOW;
|
---|
712 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> DRIVE = 2;
|
---|
713 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> LOC=AK34;
|
---|
714 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> IOSTANDARD=LVTTL;
|
---|
715 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> SLEW = SLOW;
|
---|
716 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> DRIVE = 2;
|
---|
717 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin LOC=AH30;
|
---|
718 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL;
|
---|
719 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin LOC=AM34;
|
---|
720 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL;
|
---|
721 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin LOC=AD30;
|
---|
722 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL;
|
---|
723 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin LOC=AF29;
|
---|
724 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL;
|
---|
725 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> LOC=AG37;
|
---|
726 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> IOSTANDARD=LVTTL;
|
---|
727 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> LOC=AD34;
|
---|
728 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> IOSTANDARD=LVTTL;
|
---|
729 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> LOC=AF36;
|
---|
730 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> IOSTANDARD=LVTTL;
|
---|
731 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> LOC=AL39;
|
---|
732 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> IOSTANDARD=LVTTL;
|
---|
733 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin LOC=AM37;
|
---|
734 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL;
|
---|
735 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin LOC=AA32;
|
---|
736 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL;
|
---|
737 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin LOC=AB38;
|
---|
738 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL;
|
---|
739 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin LOC=AA37;
|
---|
740 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL;
|
---|
741 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> LOC=AA33;
|
---|
742 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL;
|
---|
743 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> PULLDOWN;
|
---|
744 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> LOC=AD36;
|
---|
745 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL;
|
---|
746 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> PULLDOWN;
|
---|
747 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> LOC=AC38;
|
---|
748 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL;
|
---|
749 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> PULLDOWN;
|
---|
750 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> LOC=AB37;
|
---|
751 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL;
|
---|
752 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> PULLDOWN;
|
---|
753 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> LOC=AA36;
|
---|
754 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL;
|
---|
755 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> PULLDOWN;
|
---|
756 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> LOC=AC39;
|
---|
757 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL;
|
---|
758 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> PULLDOWN;
|
---|
759 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> LOC=AA34;
|
---|
760 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL;
|
---|
761 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> PULLDOWN;
|
---|
762 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> LOC=AA31;
|
---|
763 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL;
|
---|
764 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> PULLDOWN;
|
---|
765 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> LOC=AA35;
|
---|
766 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL;
|
---|
767 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> PULLDOWN;
|
---|
768 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> LOC=AE37;
|
---|
769 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL;
|
---|
770 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> PULLDOWN;
|
---|
771 | Net fpga_0_radio_bridge_slot_3_radio_LD_pin LOC=AG35;
|
---|
772 | Net fpga_0_radio_bridge_slot_3_radio_LD_pin IOSTANDARD=LVTTL;
|
---|
773 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin LOC=AG31;
|
---|
774 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL;
|
---|
775 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin LOC=AF30;
|
---|
776 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL;
|
---|
777 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin LOC=AD38;
|
---|
778 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL;
|
---|
779 | Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin LOC=AH38;
|
---|
780 | Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL;
|
---|
781 | Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin LOC=AE35;
|
---|
782 | Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin IOSTANDARD=LVTTL;
|
---|
783 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO LOC=AJ31;
|
---|
784 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO IOSTANDARD=LVTTL;
|
---|
785 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO SLEW = SLOW;
|
---|
786 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO DRIVE = 8;
|
---|
787 |
|
---|