source: ResearchApps/PHY/WARPLAB/WARPLab_v05_2/EDK_Files_MIMO_2x2_FPGAv1/system.ucf

Last change on this file was 1420, checked in by sgupta, 14 years ago

warplab v5.2 files

File size: 46.7 KB
Line 
1############################################################################
2## This system.ucf file is generated by Base System Builder based on the
3## settings in the selected Xilinx Board Definition file. Please add other
4## user constraints to this file based on customer design specifications.
5############################################################################
6
7Net sys_clk_pin LOC=AT20;
8Net sys_clk_pin IOSTANDARD = LVTTL;
9Net sys_rst_pin LOC=AM16;
10Net sys_rst_pin IOSTANDARD = LVTTL;
11## System level constraints
12Net sys_clk_pin TNM_NET = sys_clk_pin;
13TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 25000 ps;
14Net sys_rst_pin TIG;
15NET "ppc_reset_bus_Chip_Reset_Req" TPTHRU = "RST_GRP";
16NET "ppc_reset_bus_Core_Reset_Req" TPTHRU = "RST_GRP";
17NET "ppc_reset_bus_System_Reset_Req" TPTHRU = "RST_GRP";
18TIMESPEC "TS_RST1" = FROM CPUS THRU RST_GRP TO FFS  TIG;
19
20## IO Devices constraints
21
22#Debug header LOC constraints (manually entered)
23NET "debug<0>" LOC = "K28" | IOSTANDARD = LVTTL; #pin 0
24NET "debug<1>" LOC = "G30" | IOSTANDARD = LVTTL; #pin 1
25NET "debug<2>" LOC = "H29" | IOSTANDARD = LVTTL; #pin 2
26NET "debug<3>" LOC = "H30" | IOSTANDARD = LVTTL; #pin 3
27NET "debug<4>" LOC = "J28" | IOSTANDARD = LVTTL; #pin 4
28NET "debug<5>" LOC = "F30" | IOSTANDARD = LVTTL; #pin 5
29NET "debug<6>" LOC = "E29" | IOSTANDARD = LVTTL; #pin 6
30NET "debug<7>" LOC = "D30" | IOSTANDARD = LVTTL; #pin 7
31NET "debug<8>" LOC = "K30" | IOSTANDARD = LVTTL; #pin 8
32NET "debug<9>" LOC = "J30" | IOSTANDARD = LVTTL; #pin 9
33NET "debug<10>" LOC = "K29" | IOSTANDARD = LVTTL; #pin 10
34NET "debug<11>" LOC = "J29" | IOSTANDARD = LVTTL; #pin 11
35NET "debug<12>" LOC = "G29" | IOSTANDARD = LVTTL; #pin 12
36NET "debug<13>" LOC = "H28" | IOSTANDARD = LVTTL; #pin 13
37NET "debug<14>" LOC = "F29" | IOSTANDARD = LVTTL; #pin 14
38NET "debug<15>" LOC = "E30" | IOSTANDARD = LVTTL; #pin 15
39
40#### Module USER_IO constraints
41
42Net fpga_0_USER_IO_GPIO_in_pin<0> LOC=Y27;
43Net fpga_0_USER_IO_GPIO_in_pin<0> IOSTANDARD = LVTTL;
44Net fpga_0_USER_IO_GPIO_in_pin<1> LOC=Y28;
45Net fpga_0_USER_IO_GPIO_in_pin<1> IOSTANDARD = LVTTL;
46Net fpga_0_USER_IO_GPIO_in_pin<2> LOC=AA27;
47Net fpga_0_USER_IO_GPIO_in_pin<2> IOSTANDARD = LVTTL;
48Net fpga_0_USER_IO_GPIO_in_pin<3> LOC=Y29;
49Net fpga_0_USER_IO_GPIO_in_pin<3> IOSTANDARD = LVTTL;
50Net fpga_0_USER_IO_GPIO_in_pin<4> LOC=AJ22;
51Net fpga_0_USER_IO_GPIO_in_pin<4> IOSTANDARD = LVTTL;
52Net fpga_0_USER_IO_GPIO_in_pin<5> LOC=AJ15;
53Net fpga_0_USER_IO_GPIO_in_pin<5> IOSTANDARD = LVTTL;
54Net fpga_0_USER_IO_GPIO_in_pin<6> LOC=AG18;
55Net fpga_0_USER_IO_GPIO_in_pin<6> IOSTANDARD = LVTTL;
56Net fpga_0_USER_IO_GPIO_in_pin<7> LOC=AG17;
57Net fpga_0_USER_IO_GPIO_in_pin<7> IOSTANDARD = LVTTL;
58Net fpga_0_USER_IO_GPIO2_d_out_pin<0> LOC=AJ26;
59Net fpga_0_USER_IO_GPIO2_d_out_pin<0> IOSTANDARD = LVTTL;
60Net fpga_0_USER_IO_GPIO2_d_out_pin<1> LOC=AH26;
61Net fpga_0_USER_IO_GPIO2_d_out_pin<1> IOSTANDARD = LVTTL;
62Net fpga_0_USER_IO_GPIO2_d_out_pin<2> LOC=AH24;
63Net fpga_0_USER_IO_GPIO2_d_out_pin<2> IOSTANDARD = LVTTL;
64Net fpga_0_USER_IO_GPIO2_d_out_pin<3> LOC=AH25;
65Net fpga_0_USER_IO_GPIO2_d_out_pin<3> IOSTANDARD = LVTTL;
66Net fpga_0_USER_IO_GPIO2_d_out_pin<4> LOC=AH23;
67Net fpga_0_USER_IO_GPIO2_d_out_pin<4> IOSTANDARD = LVTTL;
68Net fpga_0_USER_IO_GPIO2_d_out_pin<5> LOC=AG22;
69Net fpga_0_USER_IO_GPIO2_d_out_pin<5> IOSTANDARD = LVTTL;
70Net fpga_0_USER_IO_GPIO2_d_out_pin<6> LOC=AG23;
71Net fpga_0_USER_IO_GPIO2_d_out_pin<6> IOSTANDARD = LVTTL;
72Net fpga_0_USER_IO_GPIO2_d_out_pin<7> LOC=AG19;
73Net fpga_0_USER_IO_GPIO2_d_out_pin<7> IOSTANDARD = LVTTL;
74Net fpga_0_USER_IO_GPIO2_d_out_pin<8> LOC=AG21;
75Net fpga_0_USER_IO_GPIO2_d_out_pin<8> IOSTANDARD = LVTTL;
76Net fpga_0_USER_IO_GPIO2_d_out_pin<9> LOC=AH19;
77Net fpga_0_USER_IO_GPIO2_d_out_pin<9> IOSTANDARD = LVTTL;
78Net fpga_0_USER_IO_GPIO2_d_out_pin<10> LOC=AJ19;
79Net fpga_0_USER_IO_GPIO2_d_out_pin<10> IOSTANDARD = LVTTL;
80Net fpga_0_USER_IO_GPIO2_d_out_pin<11> LOC=AP12;
81Net fpga_0_USER_IO_GPIO2_d_out_pin<11> IOSTANDARD = LVTTL;
82Net fpga_0_USER_IO_GPIO2_d_out_pin<12> LOC=AN13;
83Net fpga_0_USER_IO_GPIO2_d_out_pin<12> IOSTANDARD = LVTTL;
84Net fpga_0_USER_IO_GPIO2_d_out_pin<13> LOC=AL15;
85Net fpga_0_USER_IO_GPIO2_d_out_pin<13> IOSTANDARD = LVTTL;
86Net fpga_0_USER_IO_GPIO2_d_out_pin<14> LOC=AJ14;
87Net fpga_0_USER_IO_GPIO2_d_out_pin<14> IOSTANDARD = LVTTL;
88Net fpga_0_USER_IO_GPIO2_d_out_pin<15> LOC=AM13;
89Net fpga_0_USER_IO_GPIO2_d_out_pin<15> IOSTANDARD = LVTTL;
90Net fpga_0_USER_IO_GPIO2_d_out_pin<16> LOC=AR12;
91Net fpga_0_USER_IO_GPIO2_d_out_pin<16> IOSTANDARD = LVTTL;
92Net fpga_0_USER_IO_GPIO2_d_out_pin<17> LOC=AH13;
93Net fpga_0_USER_IO_GPIO2_d_out_pin<17> IOSTANDARD = LVTTL;
94
95#### Module rs232 constraints
96
97Net fpga_0_rs232_RX_pin LOC=AA29;
98Net fpga_0_rs232_RX_pin IOSTANDARD = LVTTL;
99Net fpga_0_rs232_TX_pin LOC=AA28;
100Net fpga_0_rs232_TX_pin IOSTANDARD = LVTTL;
101
102#### Module clk_board_config constraints
103
104Net fpga_0_clk_board_config_sys_clk_pin LOC=AH21;
105Net fpga_0_clk_board_config_sys_clk_pin IOSTANDARD = LVTTL;
106Net fpga_0_clk_board_config_cfg_radio_dat_out_pin LOC=AN25;
107Net fpga_0_clk_board_config_cfg_radio_dat_out_pin IOSTANDARD=LVTTL;
108Net fpga_0_clk_board_config_cfg_radio_dat_out_pin SLEW = SLOW;
109Net fpga_0_clk_board_config_cfg_radio_csb_out_pin LOC=AK26;
110Net fpga_0_clk_board_config_cfg_radio_csb_out_pin IOSTANDARD=LVTTL;
111Net fpga_0_clk_board_config_cfg_radio_csb_out_pin SLEW = SLOW;
112Net fpga_0_clk_board_config_cfg_radio_en_out_pin LOC=AJ25;
113Net fpga_0_clk_board_config_cfg_radio_en_out_pin IOSTANDARD=LVTTL;
114Net fpga_0_clk_board_config_cfg_radio_en_out_pin SLEW = SLOW;
115Net fpga_0_clk_board_config_cfg_radio_clk_out_pin LOC=AL26;
116Net fpga_0_clk_board_config_cfg_radio_clk_out_pin IOSTANDARD=LVTTL;
117Net fpga_0_clk_board_config_cfg_radio_clk_out_pin SLEW = SLOW;
118Net fpga_0_clk_board_config_cfg_logic_dat_out_pin LOC=AT27;
119Net fpga_0_clk_board_config_cfg_logic_dat_out_pin IOSTANDARD=LVTTL;
120Net fpga_0_clk_board_config_cfg_logic_dat_out_pin SLEW = SLOW;
121Net fpga_0_clk_board_config_cfg_logic_csb_out_pin LOC=AR27;
122Net fpga_0_clk_board_config_cfg_logic_csb_out_pin IOSTANDARD=LVTTL;
123Net fpga_0_clk_board_config_cfg_logic_csb_out_pin SLEW = SLOW;
124Net fpga_0_clk_board_config_cfg_logic_en_out_pin LOC=AN27;
125Net fpga_0_clk_board_config_cfg_logic_en_out_pin IOSTANDARD=LVTTL;
126Net fpga_0_clk_board_config_cfg_logic_en_out_pin SLEW = SLOW;
127Net fpga_0_clk_board_config_cfg_logic_clk_out_pin LOC=AM27;
128Net fpga_0_clk_board_config_cfg_logic_clk_out_pin IOSTANDARD=LVTTL;
129Net fpga_0_clk_board_config_cfg_logic_clk_out_pin SLEW = SLOW;
130
131#### Module eeprom_controller constraints
132
133Net fpga_0_eeprom_controller_DQ0_pin LOC=AB28;
134Net fpga_0_eeprom_controller_DQ0_pin IOSTANDARD = LVTTL;
135Net fpga_0_eeprom_controller_DQ0_pin SLEW = SLOW;
136Net fpga_0_eeprom_controller_DQ0_pin DRIVE = 8;
137
138#### Module Ethernet_MAC constraints
139
140Net fpga_0_Ethernet_MAC_slew1_pin LOC=H20;
141Net fpga_0_Ethernet_MAC_slew1_pin IOSTANDARD = LVTTL;
142Net fpga_0_Ethernet_MAC_slew1_pin SLEW = SLOW;
143Net fpga_0_Ethernet_MAC_slew1_pin DRIVE = 8;
144Net fpga_0_Ethernet_MAC_slew2_pin LOC=J22;
145Net fpga_0_Ethernet_MAC_slew2_pin IOSTANDARD = LVTTL;
146Net fpga_0_Ethernet_MAC_slew2_pin SLEW = SLOW;
147Net fpga_0_Ethernet_MAC_slew2_pin DRIVE = 8;
148Net fpga_0_Ethernet_MAC_PHY_rst_n_pin LOC=J27;
149Net fpga_0_Ethernet_MAC_PHY_rst_n_pin IOSTANDARD = LVTTL;
150Net fpga_0_Ethernet_MAC_PHY_rst_n_pin SLEW = SLOW;
151Net fpga_0_Ethernet_MAC_PHY_rst_n_pin DRIVE = 8;
152Net fpga_0_Ethernet_MAC_PHY_crs_pin LOC=D29;
153Net fpga_0_Ethernet_MAC_PHY_crs_pin IOSTANDARD = LVTTL;
154Net fpga_0_Ethernet_MAC_PHY_col_pin LOC=J26;
155Net fpga_0_Ethernet_MAC_PHY_col_pin IOSTANDARD = LVTTL;
156Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> LOC=G26;
157Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> IOSTANDARD = LVTTL;
158Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> SLEW = SLOW;
159Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> DRIVE = 8;
160Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> LOC=D26;
161Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> IOSTANDARD = LVTTL;
162Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> SLEW = SLOW;
163Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> DRIVE = 8;
164Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> LOC=H23;
165Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> IOSTANDARD = LVTTL;
166Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> SLEW = SLOW;
167Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> DRIVE = 8;
168Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> LOC=D22;
169Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> IOSTANDARD = LVTTL;
170Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> SLEW = SLOW;
171Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> DRIVE = 8;
172Net fpga_0_Ethernet_MAC_PHY_tx_en_pin LOC=H22;
173Net fpga_0_Ethernet_MAC_PHY_tx_en_pin IOSTANDARD = LVTTL;
174Net fpga_0_Ethernet_MAC_PHY_tx_en_pin SLEW = SLOW;
175Net fpga_0_Ethernet_MAC_PHY_tx_en_pin DRIVE = 8;
176Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin LOC=F20;
177Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin IOSTANDARD = LVTTL;
178Net fpga_0_Ethernet_MAC_PHY_rx_er_pin LOC=F21;
179Net fpga_0_Ethernet_MAC_PHY_rx_er_pin IOSTANDARD = LVTTL;
180Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin LOC=E24;
181Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin IOSTANDARD = LVTTL;
182Net fpga_0_Ethernet_MAC_PHY_dv_pin LOC=F22;
183Net fpga_0_Ethernet_MAC_PHY_dv_pin IOSTANDARD = LVTTL;
184Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> LOC=C22;
185Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> IOSTANDARD = LVTTL;
186Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> LOC=E21;
187Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> IOSTANDARD = LVTTL;
188Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> LOC=C21;
189Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> IOSTANDARD = LVTTL;
190Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> LOC=D23;
191Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> IOSTANDARD = LVTTL;
192
193#### Module radio_controller_0 constraints
194
195
196#### Module radio_bridge_slot_2 constraints
197
198Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin LOC=AG2;
199Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin IOSTANDARD=LVTTL;
200Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> LOC=AB7;
201Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> IOSTANDARD = LVTTL;
202Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> SLEW = SLOW;
203Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> LOC=AB8;
204Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> IOSTANDARD = LVTTL;
205Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> SLEW = SLOW;
206Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> LOC=AC10;
207Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> IOSTANDARD = LVTTL;
208Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> SLEW = SLOW;
209Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> LOC=AB9;
210Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> IOSTANDARD = LVTTL;
211Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> SLEW = SLOW;
212Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> LOC=AF3;
213Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> IOSTANDARD = LVTTL;
214Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> SLEW = SLOW;
215Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> LOC=AL1;
216Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> IOSTANDARD = LVTTL;
217Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> SLEW = SLOW;
218Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> LOC=AE4;
219Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> IOSTANDARD = LVTTL;
220Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> SLEW = SLOW;
221Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> LOC=AD4;
222Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> IOSTANDARD = LVTTL;
223Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> PULLDOWN;
224Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> LOC=AB11;
225Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> IOSTANDARD = LVTTL;
226Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> PULLDOWN;
227Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> LOC=AB10;
228Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> IOSTANDARD = LVTTL;
229Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> PULLDOWN;
230Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> LOC=AG20;
231Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> IOSTANDARD = LVTTL;
232Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> PULLDOWN;
233Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> LOC=AG1;
234Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> IOSTANDARD = LVTTL;
235Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> PULLDOWN;
236Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> LOC=AE3;
237Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> IOSTANDARD = LVTTL;
238Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> PULLDOWN;
239Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> LOC=AC5;
240Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> IOSTANDARD = LVTTL;
241Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> PULLDOWN;
242Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> LOC=AE1;
243Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> IOSTANDARD = LVTTL;
244Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> PULLDOWN;
245Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> LOC=AB5;
246Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> IOSTANDARD = LVTTL;
247Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> PULLDOWN;
248Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> LOC=AB4;
249Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> IOSTANDARD = LVTTL;
250Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> PULLDOWN;
251Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> LOC=AB6;
252Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> IOSTANDARD = LVTTL;
253Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> PULLDOWN;
254Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> LOC=AD2;
255Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> IOSTANDARD = LVTTL;
256Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> PULLDOWN;
257Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> LOC=AA7;
258Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> IOSTANDARD = LVTTL;
259Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> PULLDOWN;
260Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> LOC=AB3;
261Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> IOSTANDARD = LVTTL;
262Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> PULLDOWN;
263Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> LOC=AE7;
264Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL;
265Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> PULLDOWN;
266Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> LOC=AC12;
267Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL;
268Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> PULLDOWN;
269Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> LOC=AJ2;
270Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL;
271Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> PULLDOWN;
272Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> LOC=AG5;
273Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL;
274Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> PULLDOWN;
275Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> LOC=AJ1;
276Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL;
277Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> PULLDOWN;
278Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> LOC=AH3;
279Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL;
280Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> PULLDOWN;
281Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> LOC=AH4;
282Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL;
283Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> PULLDOWN;
284Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> LOC=AJ3;
285Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL;
286Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> PULLDOWN;
287Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> LOC=AA10;
288Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL;
289Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> PULLDOWN;
290Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> LOC=AE2;
291Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL;
292Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> PULLDOWN;
293Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> LOC=AA12;
294Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL;
295Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> PULLDOWN;
296Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> LOC=AF1;
297Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL;
298Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> PULLDOWN;
299Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> LOC=AD3;
300Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL;
301Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> PULLDOWN;
302Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> LOC=AF2;
303Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL;
304Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> PULLDOWN;
305Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> LOC=AD13;
306Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> IOSTANDARD = LVTTL;
307Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> LOC=AT8;
308Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> IOSTANDARD = LVTTL;
309Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> LOC=AR8;
310Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> IOSTANDARD = LVTTL;
311Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> LOC=AT5;
312Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> IOSTANDARD = LVTTL;
313Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> LOC=AH11;
314Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> IOSTANDARD = LVTTL;
315Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> LOC=AT6;
316Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> IOSTANDARD = LVTTL;
317Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> LOC=AD12;
318Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> IOSTANDARD = LVTTL;
319Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> LOC=AU5;
320Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> IOSTANDARD = LVTTL;
321Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> LOC=AN9;
322Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> IOSTANDARD = LVTTL;
323Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> LOC=AE13;
324Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> IOSTANDARD = LVTTL;
325Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> LOC=AK9;
326Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> IOSTANDARD = LVTTL;
327Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> LOC=AR7;
328Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> IOSTANDARD = LVTTL;
329Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> LOC=AP7;
330Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> IOSTANDARD = LVTTL;
331Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> LOC=AF12;
332Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> IOSTANDARD = LVTTL;
333Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> LOC=AH10;
334Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> IOSTANDARD = LVTTL;
335Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> LOC=AM6;
336Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> IOSTANDARD = LVTTL;
337Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> LOC=AE10;
338Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL;
339Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> LOC=AH8;
340Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL;
341Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> LOC=AM4;
342Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL;
343Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> LOC=AL7;
344Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL;
345Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> LOC=AE11;
346Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL;
347Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> LOC=AL6;
348Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL;
349Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> LOC=AN6;
350Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL;
351Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> LOC=AK8;
352Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL;
353Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> LOC=AG9;
354Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL;
355Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> LOC=AM7;
356Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL;
357Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> LOC=AL9;
358Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL;
359Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> LOC=AE12;
360Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL;
361Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> LOC=AN7;
362Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL;
363Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> LOC=AH7;
364Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL;
365Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> LOC=AR6;
366Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL;
367Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> LOC=AM8;
368Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL;
369Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin LOC=AL5;
370Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin IOSTANDARD=LVTTL;
371Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin LOC=AJ6;
372Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin IOSTANDARD=LVTTL;
373Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin LOC=AK6;
374Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin IOSTANDARD=LVTTL;
375Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin LOC=AL3;
376Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin IOSTANDARD=LVTTL;
377Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin LOC=AK4;
378Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin IOSTANDARD=LVTTL;
379Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin LOC=AF9;
380Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin IOSTANDARD=LVTTL;
381Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin LOC=AF5;
382Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin IOSTANDARD=LVTTL;
383Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin SLEW = SLOW;
384Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin LOC=AM2;
385Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin IOSTANDARD=LVTTL;
386Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin SLEW = SLOW;
387Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin LOC=AD10;
388Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin IOSTANDARD=LVTTL;
389Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin SLEW = SLOW;
390Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin LOC=AE6;
391Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin IOSTANDARD=LVTTL;
392Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin SLEW = SLOW;
393Net fpga_0_radio_bridge_slot_2_radio_24PA_pin LOC=AA9;
394Net fpga_0_radio_bridge_slot_2_radio_24PA_pin IOSTANDARD=LVTTL;
395Net fpga_0_radio_bridge_slot_2_radio_24PA_pin SLEW = SLOW;
396Net fpga_0_radio_bridge_slot_2_radio_24PA_pin DRIVE = 2;
397Net fpga_0_radio_bridge_slot_2_radio_5PA_pin LOC=AB2;
398Net fpga_0_radio_bridge_slot_2_radio_5PA_pin IOSTANDARD=LVTTL;
399Net fpga_0_radio_bridge_slot_2_radio_5PA_pin SLEW = SLOW;
400Net fpga_0_radio_bridge_slot_2_radio_5PA_pin DRIVE = 2;
401Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> LOC=AB1;
402Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> IOSTANDARD=LVTTL;
403Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> SLEW = SLOW;
404Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> DRIVE = 2;
405Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> LOC=AA6;
406Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> IOSTANDARD=LVTTL;
407Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> SLEW = SLOW;
408Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> DRIVE = 2;
409Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> LOC=AA5;
410Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> IOSTANDARD=LVTTL;
411Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> SLEW = SLOW;
412Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> DRIVE = 2;
413Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> LOC=AA8;
414Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> IOSTANDARD=LVTTL;
415Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> SLEW = SLOW;
416Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> DRIVE = 2;
417Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> LOC=AC2;
418Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> IOSTANDARD=LVTTL;
419Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> SLEW = SLOW;
420Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> DRIVE = 2;
421Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin LOC=AD8;
422Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL;
423Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin LOC=AK1;
424Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL;
425Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin LOC=AA3;
426Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL;
427Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin LOC=AF6;
428Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL;
429Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> LOC=AG7;
430Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> IOSTANDARD=LVTTL;
431Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> LOC=AL2;
432Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> IOSTANDARD=LVTTL;
433Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> LOC=AJ4;
434Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> IOSTANDARD=LVTTL;
435Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> LOC=AK3;
436Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> IOSTANDARD=LVTTL;
437Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin LOC=AK2;
438Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL;
439Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin LOC=AH6;
440Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL;
441Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin LOC=AF8;
442Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL;
443Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin LOC=AF7;
444Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL;
445Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> LOC=AF11;
446Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL;
447Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> PULLDOWN;
448Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> LOC=AE8;
449Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL;
450Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> PULLDOWN;
451Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> LOC=AF10;
452Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL;
453Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> PULLDOWN;
454Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> LOC=AD11;
455Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL;
456Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> PULLDOWN;
457Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> LOC=AJ7;
458Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL;
459Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> PULLDOWN;
460Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> LOC=AJ5;
461Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL;
462Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> PULLDOWN;
463Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> LOC=AJ8;
464Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL;
465Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> PULLDOWN;
466Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> LOC=AG11;
467Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL;
468Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> PULLDOWN;
469Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> LOC=AM9;
470Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL;
471Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> PULLDOWN;
472Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> LOC=AK7;
473Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL;
474Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> PULLDOWN;
475Net fpga_0_radio_bridge_slot_2_radio_LD_pin LOC=AK5;
476Net fpga_0_radio_bridge_slot_2_radio_LD_pin IOSTANDARD=LVTTL;
477Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin LOC=AA4;
478Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL;
479Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin LOC=AC4;
480Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL;
481Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin LOC=AJ9;
482Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL;
483Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin LOC=AG10;
484Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL;
485Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin LOC=AM3;
486Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin IOSTANDARD=LVTTL;
487Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO LOC=AG3;
488Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO IOSTANDARD=LVTTL;
489Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO SLEW = SLOW;
490Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO DRIVE = 8;
491
492#### Module radio_bridge_slot_3 constraints
493
494Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin LOC=AP33;
495Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin IOSTANDARD=LVTTL;
496Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> LOC=AJ33;
497Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> IOSTANDARD = LVTTL;
498Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> SLEW = SLOW;
499Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> LOC=AL37;
500Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> IOSTANDARD = LVTTL;
501Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> SLEW = SLOW;
502Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> LOC=AK36;
503Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> IOSTANDARD = LVTTL;
504Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> SLEW = SLOW;
505Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> LOC=AM38;
506Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> IOSTANDARD = LVTTL;
507Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> SLEW = SLOW;
508Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> LOC=AK37;
509Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> IOSTANDARD = LVTTL;
510Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> SLEW = SLOW;
511Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> LOC=AJ36;
512Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> IOSTANDARD = LVTTL;
513Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> SLEW = SLOW;
514Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> LOC=AL38;
515Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> IOSTANDARD = LVTTL;
516Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> SLEW = SLOW;
517Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> LOC=AG29;
518Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> IOSTANDARD = LVTTL;
519Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> PULLDOWN;
520Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> LOC=AR34;
521Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> IOSTANDARD = LVTTL;
522Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> PULLDOWN;
523Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> LOC=AU35;
524Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> IOSTANDARD = LVTTL;
525Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> PULLDOWN;
526Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> LOC=AJ21;
527Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> IOSTANDARD = LVTTL;
528Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> PULLDOWN;
529Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> LOC=AT32;
530Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> IOSTANDARD = LVTTL;
531Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> PULLDOWN;
532Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> LOC=AT34;
533Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> IOSTANDARD = LVTTL;
534Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> PULLDOWN;
535Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> LOC=AR33;
536Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> IOSTANDARD = LVTTL;
537Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> PULLDOWN;
538Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> LOC=AM36;
539Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> IOSTANDARD = LVTTL;
540Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> PULLDOWN;
541Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> LOC=AD28;
542Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> IOSTANDARD = LVTTL;
543Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> PULLDOWN;
544Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> LOC=AL33;
545Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> IOSTANDARD = LVTTL;
546Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> PULLDOWN;
547Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> LOC=AH32;
548Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> IOSTANDARD = LVTTL;
549Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> PULLDOWN;
550Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> LOC=AD29;
551Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> IOSTANDARD = LVTTL;
552Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> PULLDOWN;
553Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> LOC=AK33;
554Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> IOSTANDARD = LVTTL;
555Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> PULLDOWN;
556Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> LOC=AE31;
557Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> IOSTANDARD = LVTTL;
558Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> PULLDOWN;
559Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> LOC=AH29;
560Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL;
561Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> PULLDOWN;
562Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> LOC=AK31;
563Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL;
564Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> PULLDOWN;
565Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> LOC=AE28;
566Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL;
567Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> PULLDOWN;
568Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> LOC=AF28;
569Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL;
570Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> PULLDOWN;
571Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> LOC=AE27;
572Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL;
573Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> PULLDOWN;
574Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> LOC=AD27;
575Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL;
576Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> PULLDOWN;
577Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> LOC=AN33;
578Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL;
579Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> PULLDOWN;
580Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> LOC=AL31;
581Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL;
582Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> PULLDOWN;
583Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> LOC=AR32;
584Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL;
585Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> PULLDOWN;
586Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> LOC=AM33;
587Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL;
588Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> PULLDOWN;
589Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> LOC=AG30;
590Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL;
591Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> PULLDOWN;
592Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> LOC=AM32;
593Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL;
594Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> PULLDOWN;
595Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> LOC=AE29;
596Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL;
597Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> PULLDOWN;
598Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> LOC=AN31;
599Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL;
600Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> PULLDOWN;
601Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> LOC=AB30;
602Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> IOSTANDARD = LVTTL;
603Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> LOC=AF38;
604Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> IOSTANDARD = LVTTL;
605Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> LOC=AD37;
606Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> IOSTANDARD = LVTTL;
607Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> LOC=AF37;
608Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> IOSTANDARD = LVTTL;
609Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> LOC=AB34;
610Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> IOSTANDARD = LVTTL;
611Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> LOC=AF39;
612Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> IOSTANDARD = LVTTL;
613Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> LOC=AA30;
614Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> IOSTANDARD = LVTTL;
615Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> LOC=AC35;
616Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> IOSTANDARD = LVTTL;
617Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> LOC=AC36;
618Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> IOSTANDARD = LVTTL;
619Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> LOC=AE38;
620Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> IOSTANDARD = LVTTL;
621Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> LOC=AE36;
622Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> IOSTANDARD = LVTTL;
623Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> LOC=AB36;
624Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> IOSTANDARD = LVTTL;
625Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> LOC=AB33;
626Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> IOSTANDARD = LVTTL;
627Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> LOC=AE39;
628Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> IOSTANDARD = LVTTL;
629Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> LOC=AB35;
630Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> IOSTANDARD = LVTTL;
631Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> LOC=AB32;
632Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> IOSTANDARD = LVTTL;
633Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> LOC=AD32;
634Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL;
635Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> LOC=AK39;
636Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL;
637Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> LOC=AF34;
638Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL;
639Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> LOC=AB29;
640Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL;
641Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> LOC=AC27;
642Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL;
643Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> LOC=AE34;
644Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL;
645Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> LOC=AJ37;
646Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL;
647Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> LOC=AC30;
648Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL;
649Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> LOC=AH36;
650Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL;
651Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> LOC=AJ38;
652Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL;
653Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> LOC=AJ39;
654Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL;
655Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> LOC=AG39;
656Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL;
657Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> LOC=AF33;
658Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL;
659Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> LOC=AH37;
660Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL;
661Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> LOC=AG34;
662Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL;
663Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> LOC=AG38;
664Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL;
665Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin LOC=AC32;
666Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin IOSTANDARD=LVTTL;
667Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin LOC=AB31;
668Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin IOSTANDARD=LVTTL;
669Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin LOC=AC31;
670Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin IOSTANDARD=LVTTL;
671Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin LOC=AD33;
672Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin IOSTANDARD=LVTTL;
673Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin LOC=AK38;
674Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin IOSTANDARD=LVTTL;
675Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin LOC=AC28;
676Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin IOSTANDARD=LVTTL;
677Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin LOC=AE30;
678Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin IOSTANDARD=LVTTL;
679Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin SLEW = SLOW;
680Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin LOC=AC34;
681Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin IOSTANDARD=LVTTL;
682Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin SLEW = SLOW;
683Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin LOC=AL34;
684Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin IOSTANDARD=LVTTL;
685Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin SLEW = SLOW;
686Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin LOC=AK32;
687Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin IOSTANDARD=LVTTL;
688Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin SLEW = SLOW;
689Net fpga_0_radio_bridge_slot_3_radio_24PA_pin LOC=AE33;
690Net fpga_0_radio_bridge_slot_3_radio_24PA_pin IOSTANDARD=LVTTL;
691Net fpga_0_radio_bridge_slot_3_radio_24PA_pin SLEW = SLOW;
692Net fpga_0_radio_bridge_slot_3_radio_24PA_pin DRIVE = 2;
693Net fpga_0_radio_bridge_slot_3_radio_5PA_pin LOC=AH34;
694Net fpga_0_radio_bridge_slot_3_radio_5PA_pin IOSTANDARD=LVTTL;
695Net fpga_0_radio_bridge_slot_3_radio_5PA_pin SLEW = SLOW;
696Net fpga_0_radio_bridge_slot_3_radio_5PA_pin DRIVE = 2;
697Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> LOC=AG33;
698Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> IOSTANDARD=LVTTL;
699Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> SLEW = SLOW;
700Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> DRIVE = 2;
701Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> LOC=AH33;
702Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> IOSTANDARD=LVTTL;
703Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> SLEW = SLOW;
704Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> DRIVE = 2;
705Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> LOC=AN34;
706Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> IOSTANDARD=LVTTL;
707Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> SLEW = SLOW;
708Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> DRIVE = 2;
709Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> LOC=AK35;
710Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> IOSTANDARD=LVTTL;
711Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> SLEW = SLOW;
712Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> DRIVE = 2;
713Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> LOC=AK34;
714Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> IOSTANDARD=LVTTL;
715Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> SLEW = SLOW;
716Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> DRIVE = 2;
717Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin LOC=AH30;
718Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL;
719Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin LOC=AM34;
720Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL;
721Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin LOC=AD30;
722Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL;
723Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin LOC=AF29;
724Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL;
725Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> LOC=AG37;
726Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> IOSTANDARD=LVTTL;
727Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> LOC=AD34;
728Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> IOSTANDARD=LVTTL;
729Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> LOC=AF36;
730Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> IOSTANDARD=LVTTL;
731Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> LOC=AL39;
732Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> IOSTANDARD=LVTTL;
733Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin LOC=AM37;
734Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL;
735Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin LOC=AA32;
736Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL;
737Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin LOC=AB38;
738Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL;
739Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin LOC=AA37;
740Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL;
741Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> LOC=AA33;
742Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL;
743Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> PULLDOWN;
744Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> LOC=AD36;
745Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL;
746Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> PULLDOWN;
747Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> LOC=AC38;
748Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL;
749Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> PULLDOWN;
750Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> LOC=AB37;
751Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL;
752Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> PULLDOWN;
753Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> LOC=AA36;
754Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL;
755Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> PULLDOWN;
756Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> LOC=AC39;
757Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL;
758Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> PULLDOWN;
759Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> LOC=AA34;
760Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL;
761Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> PULLDOWN;
762Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> LOC=AA31;
763Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL;
764Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> PULLDOWN;
765Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> LOC=AA35;
766Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL;
767Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> PULLDOWN;
768Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> LOC=AE37;
769Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL;
770Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> PULLDOWN;
771Net fpga_0_radio_bridge_slot_3_radio_LD_pin LOC=AG35;
772Net fpga_0_radio_bridge_slot_3_radio_LD_pin IOSTANDARD=LVTTL;
773Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin LOC=AG31;
774Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL;
775Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin LOC=AF30;
776Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL;
777Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin LOC=AD38;
778Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL;
779Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin LOC=AH38;
780Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL;
781Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin LOC=AE35;
782Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin IOSTANDARD=LVTTL;
783Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO LOC=AJ31;
784Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO IOSTANDARD=LVTTL;
785Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO SLEW = SLOW;
786Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO DRIVE = 8;
787
Note: See TracBrowser for help on using the repository browser.