[1362] | 1 | ############################################################################ |
---|
| 2 | ## This system.ucf file is generated by Base System Builder based on the |
---|
| 3 | ## settings in the selected Xilinx Board Definition file. Please add other |
---|
| 4 | ## user constraints to this file based on customer design specifications. |
---|
| 5 | ############################################################################ |
---|
| 6 | |
---|
| 7 | Net sys_clk_pin LOC=AN20; |
---|
| 8 | Net sys_clk_pin IOSTANDARD = LVTTL; |
---|
| 9 | Net sys_rst_pin LOC=M21; |
---|
| 10 | Net sys_rst_pin IOSTANDARD = LVCMOS25; |
---|
| 11 | ## System level constraints |
---|
| 12 | Net sys_clk_pin TNM_NET = sys_clk_pin; |
---|
| 13 | TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 25000 ps; |
---|
| 14 | Net sys_rst_pin TIG; |
---|
| 15 | NET "ppc_reset_bus_Chip_Reset_Req" TPTHRU = "RST_GRP"; |
---|
| 16 | NET "ppc_reset_bus_Core_Reset_Req" TPTHRU = "RST_GRP"; |
---|
| 17 | NET "ppc_reset_bus_System_Reset_Req" TPTHRU = "RST_GRP"; |
---|
| 18 | TIMESPEC "TS_RST1" = FROM CPUS THRU RST_GRP TO FFS TIG; |
---|
| 19 | |
---|
| 20 | ## IO Devices constraints |
---|
| 21 | #Debug header LOC constraints (manually entered) |
---|
| 22 | NET "debug<0>" LOC = "L20" | IOSTANDARD = LVTTL; #pin 0 |
---|
| 23 | NET "debug<1>" LOC = "J21" | IOSTANDARD = LVTTL; #pin 1 |
---|
| 24 | NET "debug<2>" LOC = "G20" | IOSTANDARD = LVTTL; #pin 2 |
---|
[1420] | 25 | NET "debug<3>" LOC = "J20" | IOSTANDARD = LVTTL; #pin 3 |
---|
| 26 | NET "debug<4>" LOC = "K21" | IOSTANDARD = LVTTL; #pin 4 |
---|
| 27 | NET "debug<5>" LOC = "F20" | IOSTANDARD = LVTTL; #pin 5 |
---|
| 28 | NET "debug<6>" LOC = "H20" | IOSTANDARD = LVTTL; #pin 6 |
---|
| 29 | NET "debug<7>" LOC = "L21" | IOSTANDARD = LVTTL; #pin 7 |
---|
| 30 | NET "debug<8>" LOC = "H18" | IOSTANDARD = LVTTL; #pin 8 |
---|
| 31 | NET "debug<9>" LOC = "H19" | IOSTANDARD = LVTTL; #pin 9 |
---|
| 32 | NET "debug<10>" LOC = "K19" | IOSTANDARD = LVTTL; #pin 10 |
---|
| 33 | NET "debug<11>" LOC = "G18" | IOSTANDARD = LVTTL; #pin 11 |
---|
| 34 | NET "debug<12>" LOC = "F19" | IOSTANDARD = LVTTL; #pin 12 |
---|
| 35 | NET "debug<13>" LOC = "L19" | IOSTANDARD = LVTTL; #pin 13 |
---|
| 36 | NET "debug<14>" LOC = "J19" | IOSTANDARD = LVTTL; #pin 14 |
---|
| 37 | NET "debug<15>" LOC = "F18" | IOSTANDARD = LVTTL; #pin 15 |
---|
[1362] | 38 | |
---|
| 39 | #### Module Ethernet_MAC constraints |
---|
| 40 | |
---|
| 41 | Net fpga_0_Ethernet_MAC_PHY_crs_pin LOC=H24; |
---|
| 42 | Net fpga_0_Ethernet_MAC_PHY_col_pin LOC=G17; |
---|
| 43 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin LOC=C17; |
---|
| 44 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> LOC=G15; |
---|
| 45 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> LOC=K17; |
---|
| 46 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> LOC=E17; |
---|
| 47 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> LOC=D17; |
---|
| 48 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin LOC=C18; |
---|
| 49 | Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin LOC=G22; |
---|
| 50 | Net fpga_0_Ethernet_MAC_PHY_rx_er_pin LOC=F23; |
---|
| 51 | Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin LOC=J22; |
---|
| 52 | Net fpga_0_Ethernet_MAC_PHY_dv_pin LOC=H23; |
---|
| 53 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> LOC=K23; |
---|
| 54 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> LOC=E21; |
---|
| 55 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> LOC=E22; |
---|
| 56 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> LOC=H22; |
---|
| 57 | |
---|
| 58 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin IOSTANDARD = LVCMOS25; |
---|
| 59 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin SLEW = SLOW; |
---|
| 60 | Net fpga_0_Ethernet_MAC_PHY_rst_n_pin DRIVE = 8; |
---|
| 61 | Net fpga_0_Ethernet_MAC_PHY_crs_pin IOSTANDARD = LVCMOS25; |
---|
| 62 | Net fpga_0_Ethernet_MAC_PHY_col_pin IOSTANDARD = LVCMOS25; |
---|
| 63 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> IOSTANDARD = LVCMOS25; |
---|
| 64 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> SLEW = SLOW; |
---|
| 65 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<3> DRIVE = 8; |
---|
| 66 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> IOSTANDARD = LVCMOS25; |
---|
| 67 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> SLEW = SLOW; |
---|
| 68 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<2> DRIVE = 8; |
---|
| 69 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> IOSTANDARD = LVCMOS25; |
---|
| 70 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> SLEW = SLOW; |
---|
| 71 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<1> DRIVE = 8; |
---|
| 72 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> IOSTANDARD = LVCMOS25; |
---|
| 73 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> SLEW = SLOW; |
---|
| 74 | Net fpga_0_Ethernet_MAC_PHY_tx_data_pin<0> DRIVE = 8; |
---|
| 75 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin IOSTANDARD = LVCMOS25; |
---|
| 76 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin SLEW = SLOW; |
---|
| 77 | Net fpga_0_Ethernet_MAC_PHY_tx_en_pin DRIVE = 8; |
---|
| 78 | Net fpga_0_Ethernet_MAC_PHY_tx_clk_pin IOSTANDARD = LVCMOS25; |
---|
| 79 | Net fpga_0_Ethernet_MAC_PHY_rx_er_pin IOSTANDARD = LVCMOS25; |
---|
| 80 | Net fpga_0_Ethernet_MAC_PHY_rx_clk_pin IOSTANDARD = LVCMOS25; |
---|
| 81 | Net fpga_0_Ethernet_MAC_PHY_dv_pin IOSTANDARD = LVCMOS25; |
---|
| 82 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<0> IOSTANDARD = LVCMOS25; |
---|
| 83 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<1> IOSTANDARD = LVCMOS25; |
---|
| 84 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<2> IOSTANDARD = LVCMOS25; |
---|
| 85 | Net fpga_0_Ethernet_MAC_PHY_rx_data_pin<3> IOSTANDARD = LVCMOS25; |
---|
| 86 | |
---|
| 87 | #### Module warp_v4_userio_all constraints |
---|
| 88 | |
---|
| 89 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<0> LOC=N24; |
---|
| 90 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<0> IOSTANDARD = LVCMOS25; |
---|
| 91 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<1> LOC=N20; |
---|
| 92 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<1> IOSTANDARD = LVCMOS25; |
---|
| 93 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<2> LOC=L18; |
---|
| 94 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<2> IOSTANDARD = LVCMOS25; |
---|
| 95 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<3> LOC=N18; |
---|
| 96 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<3> IOSTANDARD = LVCMOS25; |
---|
| 97 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<4> LOC=M18; |
---|
| 98 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<4> IOSTANDARD = LVCMOS25; |
---|
| 99 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<5> LOC=M25; |
---|
| 100 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<5> IOSTANDARD = LVCMOS25; |
---|
| 101 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<6> LOC=N19; |
---|
| 102 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<6> IOSTANDARD = LVCMOS25; |
---|
| 103 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<7> LOC=P19; |
---|
| 104 | Net fpga_0_warp_v4_userio_all_LEDs_out_pin<7> IOSTANDARD = LVCMOS25; |
---|
| 105 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<0> LOC=M17; |
---|
| 106 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<0> IOSTANDARD = LVCMOS25; |
---|
| 107 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<1> LOC=R18; |
---|
| 108 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<1> IOSTANDARD = LVCMOS25; |
---|
| 109 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<2> LOC=P17; |
---|
| 110 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<2> IOSTANDARD = LVCMOS25; |
---|
| 111 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<3> LOC=M16; |
---|
| 112 | Net fpga_0_warp_v4_userio_all_DIPSW_in_pin<3> IOSTANDARD = LVCMOS25; |
---|
| 113 | Net fpga_0_warp_v4_userio_all_PB_in_pin<0> LOC=N23; |
---|
| 114 | Net fpga_0_warp_v4_userio_all_PB_in_pin<0> IOSTANDARD = LVCMOS25; |
---|
| 115 | Net fpga_0_warp_v4_userio_all_PB_in_pin<1> LOC=N22; |
---|
| 116 | Net fpga_0_warp_v4_userio_all_PB_in_pin<1> IOSTANDARD = LVCMOS25; |
---|
| 117 | Net fpga_0_warp_v4_userio_all_PB_in_pin<2> LOC=M23; |
---|
| 118 | Net fpga_0_warp_v4_userio_all_PB_in_pin<2> IOSTANDARD = LVCMOS25; |
---|
| 119 | Net fpga_0_warp_v4_userio_all_PB_in_pin<3> LOC=L23; |
---|
| 120 | Net fpga_0_warp_v4_userio_all_PB_in_pin<3> IOSTANDARD = LVCMOS25; |
---|
| 121 | Net fpga_0_warp_v4_userio_all_IOEx_SCL_pin LOC=AK17; |
---|
| 122 | Net fpga_0_warp_v4_userio_all_IOEx_SCL_pin IOSTANDARD = LVTTL; |
---|
| 123 | Net fpga_0_warp_v4_userio_all_IOEx_SDA_pin LOC=AL18; |
---|
| 124 | Net fpga_0_warp_v4_userio_all_IOEx_SDA_pin IOSTANDARD = LVTTL; |
---|
| 125 | |
---|
| 126 | #### Module rs232_db9 constraints |
---|
| 127 | |
---|
| 128 | Net fpga_0_rs232_db9_RX_pin LOC=L24; |
---|
| 129 | Net fpga_0_rs232_db9_RX_pin IOSTANDARD = LVCMOS25; |
---|
| 130 | Net fpga_0_rs232_db9_TX_pin LOC=K24; |
---|
| 131 | Net fpga_0_rs232_db9_TX_pin IOSTANDARD = LVCMOS25; |
---|
| 132 | |
---|
| 133 | #### Module clk_board_config constraints |
---|
| 134 | |
---|
| 135 | Net fpga_0_clk_board_config_sys_clk_pin LOC=AM21; |
---|
| 136 | Net fpga_0_clk_board_config_sys_clk_pin IOSTANDARD = LVTTL; |
---|
| 137 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin LOC=AN19; |
---|
| 138 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin IOSTANDARD=LVTTL; |
---|
| 139 | Net fpga_0_clk_board_config_cfg_radio_dat_out_pin SLEW = SLOW; |
---|
| 140 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin LOC=AP19; |
---|
| 141 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin IOSTANDARD=LVTTL; |
---|
| 142 | Net fpga_0_clk_board_config_cfg_radio_csb_out_pin SLEW = SLOW; |
---|
| 143 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin LOC=AR19; |
---|
| 144 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin IOSTANDARD=LVTTL; |
---|
| 145 | Net fpga_0_clk_board_config_cfg_radio_en_out_pin SLEW = SLOW; |
---|
| 146 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin LOC=AM20; |
---|
| 147 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin IOSTANDARD=LVTTL; |
---|
| 148 | Net fpga_0_clk_board_config_cfg_radio_clk_out_pin SLEW = SLOW; |
---|
| 149 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin LOC=AR21; |
---|
| 150 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin IOSTANDARD=LVTTL; |
---|
| 151 | Net fpga_0_clk_board_config_cfg_logic_dat_out_pin SLEW = SLOW; |
---|
| 152 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin LOC=AL21; |
---|
| 153 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin IOSTANDARD=LVTTL; |
---|
| 154 | Net fpga_0_clk_board_config_cfg_logic_csb_out_pin SLEW = SLOW; |
---|
| 155 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin LOC=AK21; |
---|
| 156 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin IOSTANDARD=LVTTL; |
---|
| 157 | Net fpga_0_clk_board_config_cfg_logic_en_out_pin SLEW = SLOW; |
---|
| 158 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin LOC=AN22; |
---|
| 159 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin IOSTANDARD=LVTTL; |
---|
| 160 | Net fpga_0_clk_board_config_cfg_logic_clk_out_pin SLEW = SLOW; |
---|
| 161 | |
---|
| 162 | #### Module radio_controller_0 constraints |
---|
| 163 | |
---|
| 164 | |
---|
| 165 | |
---|
| 166 | #### Module radio_bridge_slot_2 constraints |
---|
| 167 | |
---|
| 168 | Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin LOC=AD5; |
---|
| 169 | Net fpga_0_radio_bridge_slot_2_converter_clock_out_pin IOSTANDARD=LVTTL; |
---|
| 170 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> LOC=AA4; |
---|
| 171 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<0> IOSTANDARD = LVTTL; |
---|
| 172 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> LOC=AH5; |
---|
| 173 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<1> IOSTANDARD = LVTTL; |
---|
| 174 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> LOC=Y4; |
---|
| 175 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<2> IOSTANDARD = LVTTL; |
---|
| 176 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> LOC=V17; |
---|
| 177 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<3> IOSTANDARD = LVTTL; |
---|
| 178 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> LOC=AC3; |
---|
| 179 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<4> IOSTANDARD = LVTTL; |
---|
| 180 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> LOC=Y6; |
---|
| 181 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<5> IOSTANDARD = LVTTL; |
---|
| 182 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> LOC=AH4; |
---|
| 183 | Net fpga_0_radio_bridge_slot_2_radio_B_pin<6> IOSTANDARD = LVTTL; |
---|
| 184 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> LOC=V14; |
---|
| 185 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<0> IOSTANDARD = LVTTL; |
---|
| 186 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> LOC=U15; |
---|
| 187 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<1> IOSTANDARD = LVTTL; |
---|
| 188 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> LOC=W6; |
---|
| 189 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<2> IOSTANDARD = LVTTL; |
---|
| 190 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> LOC=AG18; |
---|
| 191 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<3> IOSTANDARD = LVTTL; |
---|
| 192 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> LOC=V15; |
---|
| 193 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<4> IOSTANDARD = LVTTL; |
---|
| 194 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> LOC=V5; |
---|
| 195 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<5> IOSTANDARD = LVTTL; |
---|
| 196 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> LOC=AA10; |
---|
| 197 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<6> IOSTANDARD = LVTTL; |
---|
| 198 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> LOC=Y11; |
---|
| 199 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<7> IOSTANDARD = LVTTL; |
---|
| 200 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> LOC=AA9; |
---|
| 201 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<8> IOSTANDARD = LVTTL; |
---|
| 202 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> LOC=V7; |
---|
| 203 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<9> IOSTANDARD = LVTTL; |
---|
| 204 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> LOC=U6; |
---|
| 205 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<10> IOSTANDARD = LVTTL; |
---|
| 206 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> LOC=AB11; |
---|
| 207 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<11> IOSTANDARD = LVTTL; |
---|
| 208 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> LOC=W4; |
---|
| 209 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<12> IOSTANDARD = LVTTL; |
---|
| 210 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> LOC=V12; |
---|
| 211 | Net fpga_0_radio_bridge_slot_2_radio_ADC_I_pin<13> IOSTANDARD = LVTTL; |
---|
| 212 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> LOC=AB7; |
---|
| 213 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL; |
---|
| 214 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> LOC=AE7; |
---|
| 215 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL; |
---|
| 216 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> LOC=AC7; |
---|
| 217 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL; |
---|
| 218 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> LOC=AC5; |
---|
| 219 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL; |
---|
| 220 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> LOC=AE4; |
---|
| 221 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL; |
---|
| 222 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> LOC=AD4; |
---|
| 223 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL; |
---|
| 224 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> LOC=AD7; |
---|
| 225 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL; |
---|
| 226 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> LOC=AD6; |
---|
| 227 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL; |
---|
| 228 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> LOC=W14; |
---|
| 229 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL; |
---|
| 230 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> LOC=U5; |
---|
| 231 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL; |
---|
| 232 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> LOC=W5; |
---|
| 233 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL; |
---|
| 234 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> LOC=AA11; |
---|
| 235 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL; |
---|
| 236 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> LOC=W9; |
---|
| 237 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL; |
---|
| 238 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> LOC=Y12; |
---|
| 239 | Net fpga_0_radio_bridge_slot_2_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL; |
---|
| 240 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> LOC=AP4; |
---|
| 241 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<0> IOSTANDARD = LVTTL; |
---|
| 242 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> LOC=AR3; |
---|
| 243 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<1> IOSTANDARD = LVTTL; |
---|
| 244 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> LOC=AT4; |
---|
| 245 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<2> IOSTANDARD = LVTTL; |
---|
| 246 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> LOC=AR4; |
---|
| 247 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<3> IOSTANDARD = LVTTL; |
---|
| 248 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> LOC=AT5; |
---|
| 249 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<4> IOSTANDARD = LVTTL; |
---|
| 250 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> LOC=AN3; |
---|
| 251 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<5> IOSTANDARD = LVTTL; |
---|
| 252 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> LOC=AT3; |
---|
| 253 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<6> IOSTANDARD = LVTTL; |
---|
| 254 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> LOC=AU5; |
---|
| 255 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<7> IOSTANDARD = LVTTL; |
---|
| 256 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> LOC=AM7; |
---|
| 257 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<8> IOSTANDARD = LVTTL; |
---|
| 258 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> LOC=AU6; |
---|
| 259 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<9> IOSTANDARD = LVTTL; |
---|
| 260 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> LOC=AP5; |
---|
| 261 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<10> IOSTANDARD = LVTTL; |
---|
| 262 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> LOC=AN5; |
---|
| 263 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<11> IOSTANDARD = LVTTL; |
---|
| 264 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> LOC=AT6; |
---|
| 265 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<12> IOSTANDARD = LVTTL; |
---|
| 266 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> LOC=AM6; |
---|
| 267 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<13> IOSTANDARD = LVTTL; |
---|
| 268 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> LOC=AL6; |
---|
| 269 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<14> IOSTANDARD = LVTTL; |
---|
| 270 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> LOC=AL8; |
---|
| 271 | Net fpga_0_radio_bridge_slot_2_radio_DAC_I_pin<15> IOSTANDARD = LVTTL; |
---|
| 272 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> LOC=AF8; |
---|
| 273 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL; |
---|
| 274 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> LOC=AF9; |
---|
| 275 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL; |
---|
| 276 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> LOC=AH8; |
---|
| 277 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL; |
---|
| 278 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> LOC=AG7; |
---|
| 279 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL; |
---|
| 280 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> LOC=AJ6; |
---|
| 281 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL; |
---|
| 282 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> LOC=AN4; |
---|
| 283 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL; |
---|
| 284 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> LOC=AG8; |
---|
| 285 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL; |
---|
| 286 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> LOC=AM5; |
---|
| 287 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL; |
---|
| 288 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> LOC=AJ5; |
---|
| 289 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL; |
---|
| 290 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> LOC=AK6; |
---|
| 291 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL; |
---|
| 292 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> LOC=AH7; |
---|
| 293 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL; |
---|
| 294 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> LOC=AJ4; |
---|
| 295 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL; |
---|
| 296 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> LOC=AL4; |
---|
| 297 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL; |
---|
| 298 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> LOC=AB15; |
---|
| 299 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL; |
---|
| 300 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> LOC=AC14; |
---|
| 301 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL; |
---|
| 302 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> LOC=AK4; |
---|
| 303 | Net fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL; |
---|
| 304 | Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin LOC=AC9; |
---|
| 305 | Net fpga_0_radio_bridge_slot_2_dac_spi_data_pin IOSTANDARD=LVTTL; |
---|
| 306 | Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin LOC=AK8; |
---|
| 307 | Net fpga_0_radio_bridge_slot_2_dac_spi_cs_pin IOSTANDARD=LVTTL; |
---|
| 308 | Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin LOC=AK7; |
---|
| 309 | Net fpga_0_radio_bridge_slot_2_dac_spi_clk_pin IOSTANDARD=LVTTL; |
---|
| 310 | Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin LOC=AB12; |
---|
| 311 | Net fpga_0_radio_bridge_slot_2_radio_spi_clk_pin IOSTANDARD=LVTTL; |
---|
| 312 | Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin LOC=AG3; |
---|
| 313 | Net fpga_0_radio_bridge_slot_2_radio_spi_data_pin IOSTANDARD=LVTTL; |
---|
| 314 | Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin LOC=AE8; |
---|
| 315 | Net fpga_0_radio_bridge_slot_2_radio_spi_cs_pin IOSTANDARD=LVTTL; |
---|
| 316 | Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin LOC=AB3; |
---|
| 317 | Net fpga_0_radio_bridge_slot_2_radio_SHDN_pin IOSTANDARD=LVTTL; |
---|
| 318 | Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin LOC=W16; |
---|
| 319 | Net fpga_0_radio_bridge_slot_2_radio_TxEn_pin IOSTANDARD=LVTTL; |
---|
| 320 | Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin LOC=AB10; |
---|
| 321 | Net fpga_0_radio_bridge_slot_2_radio_RxEn_pin IOSTANDARD=LVTTL; |
---|
| 322 | Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin LOC=AC4; |
---|
| 323 | Net fpga_0_radio_bridge_slot_2_radio_RxHP_pin IOSTANDARD=LVTTL; |
---|
| 324 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin LOC=W7; |
---|
| 325 | Net fpga_0_radio_bridge_slot_2_radio_24PA_pin IOSTANDARD=LVTTL; |
---|
| 326 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin LOC=AC8; |
---|
| 327 | Net fpga_0_radio_bridge_slot_2_radio_5PA_pin IOSTANDARD=LVTTL; |
---|
| 328 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> LOC=U3; |
---|
| 329 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<0> IOSTANDARD=LVTTL; |
---|
| 330 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> LOC=Y7; |
---|
| 331 | Net fpga_0_radio_bridge_slot_2_radio_ANTSW_pin<1> IOSTANDARD=LVTTL; |
---|
| 332 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> LOC=AA8; |
---|
| 333 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<0> IOSTANDARD=LVTTL; |
---|
| 334 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> LOC=W10; |
---|
| 335 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<1> IOSTANDARD=LVTTL; |
---|
| 336 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> LOC=V4; |
---|
| 337 | Net fpga_0_radio_bridge_slot_2_radio_LED_pin<2> IOSTANDARD=LVTTL; |
---|
| 338 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin LOC=AA5; |
---|
| 339 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL; |
---|
| 340 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin LOC=AF4; |
---|
| 341 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL; |
---|
| 342 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin LOC=Y8; |
---|
| 343 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL; |
---|
| 344 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin LOC=AA14; |
---|
| 345 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL; |
---|
| 346 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> LOC=Y13; |
---|
| 347 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<0> IOSTANDARD=LVTTL; |
---|
| 348 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> LOC=AH3; |
---|
| 349 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<1> IOSTANDARD=LVTTL; |
---|
| 350 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> LOC=W15; |
---|
| 351 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<2> IOSTANDARD=LVTTL; |
---|
| 352 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> LOC=AA13; |
---|
| 353 | Net fpga_0_radio_bridge_slot_2_radio_DIPSW_pin<3> IOSTANDARD=LVTTL; |
---|
| 354 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin LOC=AF5; |
---|
| 355 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL; |
---|
| 356 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin LOC=AB13; |
---|
| 357 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL; |
---|
| 358 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin LOC=AK3; |
---|
| 359 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL; |
---|
| 360 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin LOC=AH9; |
---|
| 361 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL; |
---|
| 362 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> LOC=AD10; |
---|
| 363 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL; |
---|
| 364 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<0> PULLDOWN; |
---|
| 365 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> LOC=AD11; |
---|
| 366 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL; |
---|
| 367 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<1> PULLDOWN; |
---|
| 368 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> LOC=AE3; |
---|
| 369 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL; |
---|
| 370 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<2> PULLDOWN; |
---|
| 371 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> LOC=AC13; |
---|
| 372 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL; |
---|
| 373 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<3> PULLDOWN; |
---|
| 374 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> LOC=AF3; |
---|
| 375 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL; |
---|
| 376 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<4> PULLDOWN; |
---|
| 377 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> LOC=AM3; |
---|
| 378 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL; |
---|
| 379 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<5> PULLDOWN; |
---|
| 380 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> LOC=AG10; |
---|
| 381 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL; |
---|
| 382 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<6> PULLDOWN; |
---|
| 383 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> LOC=AF10; |
---|
| 384 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL; |
---|
| 385 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<7> PULLDOWN; |
---|
| 386 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> LOC=AL5; |
---|
| 387 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL; |
---|
| 388 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<8> PULLDOWN; |
---|
| 389 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> LOC=AM8; |
---|
| 390 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL; |
---|
| 391 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_D_pin<9> PULLDOWN; |
---|
| 392 | Net fpga_0_radio_bridge_slot_2_radio_LD_pin LOC=AD9; |
---|
| 393 | Net fpga_0_radio_bridge_slot_2_radio_LD_pin IOSTANDARD=LVTTL; |
---|
| 394 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin LOC=V13; |
---|
| 395 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL; |
---|
| 396 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin LOC=Y9; |
---|
| 397 | Net fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL; |
---|
| 398 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin LOC=AC12; |
---|
| 399 | Net fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL; |
---|
| 400 | Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin LOC=AL3; |
---|
| 401 | Net fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL; |
---|
| 402 | Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin LOC=AC10; |
---|
| 403 | Net fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin IOSTANDARD=LVTTL; |
---|
| 404 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO LOC=AE6; |
---|
| 405 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO IOSTANDARD=LVTTL; |
---|
| 406 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO SLEW = SLOW; |
---|
| 407 | Net fpga_0_radio_bridge_slot_2_radio_EEPROM_IO DRIVE = 8; |
---|
| 408 | |
---|
| 409 | #### Module radio_bridge_slot_3 constraints |
---|
| 410 | |
---|
| 411 | Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin LOC=AC29; |
---|
| 412 | Net fpga_0_radio_bridge_slot_3_converter_clock_out_pin IOSTANDARD=LVTTL; |
---|
| 413 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> LOC=AG28; |
---|
| 414 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<0> IOSTANDARD = LVTTL; |
---|
| 415 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> LOC=AC24; |
---|
| 416 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<1> IOSTANDARD = LVTTL; |
---|
| 417 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> LOC=AD31; |
---|
| 418 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<2> IOSTANDARD = LVTTL; |
---|
| 419 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> LOC=AA24; |
---|
| 420 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<3> IOSTANDARD = LVTTL; |
---|
| 421 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> LOC=AG30; |
---|
| 422 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<4> IOSTANDARD = LVTTL; |
---|
| 423 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> LOC=AB23; |
---|
| 424 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<5> IOSTANDARD = LVTTL; |
---|
| 425 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> LOC=AH29; |
---|
| 426 | Net fpga_0_radio_bridge_slot_3_radio_B_pin<6> IOSTANDARD = LVTTL; |
---|
| 427 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> LOC=AM33; |
---|
| 428 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<0> IOSTANDARD = LVTTL; |
---|
| 429 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> LOC=AF33; |
---|
| 430 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<1> IOSTANDARD = LVTTL; |
---|
| 431 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> LOC=AG31; |
---|
| 432 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<2> IOSTANDARD = LVTTL; |
---|
| 433 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> LOC=AM22; |
---|
| 434 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<3> IOSTANDARD = LVTTL; |
---|
| 435 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> LOC=AH30; |
---|
| 436 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<4> IOSTANDARD = LVTTL; |
---|
| 437 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> LOC=AG32; |
---|
| 438 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<5> IOSTANDARD = LVTTL; |
---|
| 439 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> LOC=AF31; |
---|
| 440 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<6> IOSTANDARD = LVTTL; |
---|
| 441 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> LOC=AH34; |
---|
| 442 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<7> IOSTANDARD = LVTTL; |
---|
| 443 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> LOC=AK32; |
---|
| 444 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<8> IOSTANDARD = LVTTL; |
---|
| 445 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> LOC=AF34; |
---|
| 446 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<9> IOSTANDARD = LVTTL; |
---|
| 447 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> LOC=AN34; |
---|
| 448 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<10> IOSTANDARD = LVTTL; |
---|
| 449 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> LOC=AJ36; |
---|
| 450 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<11> IOSTANDARD = LVTTL; |
---|
| 451 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> LOC=AN33; |
---|
| 452 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<12> IOSTANDARD = LVTTL; |
---|
| 453 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> LOC=AH35; |
---|
| 454 | Net fpga_0_radio_bridge_slot_3_radio_ADC_I_pin<13> IOSTANDARD = LVTTL; |
---|
| 455 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> LOC=AA26; |
---|
| 456 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<0> IOSTANDARD = LVTTL; |
---|
| 457 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> LOC=AE29; |
---|
| 458 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<1> IOSTANDARD = LVTTL; |
---|
| 459 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> LOC=AA29; |
---|
| 460 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<2> IOSTANDARD = LVTTL; |
---|
| 461 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> LOC=AD29; |
---|
| 462 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<3> IOSTANDARD = LVTTL; |
---|
| 463 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> LOC=AB26; |
---|
| 464 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<4> IOSTANDARD = LVTTL; |
---|
| 465 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> LOC=AB27; |
---|
| 466 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<5> IOSTANDARD = LVTTL; |
---|
| 467 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> LOC=AA28; |
---|
| 468 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<6> IOSTANDARD = LVTTL; |
---|
| 469 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> LOC=AC28; |
---|
| 470 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<7> IOSTANDARD = LVTTL; |
---|
| 471 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> LOC=AL34; |
---|
| 472 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<8> IOSTANDARD = LVTTL; |
---|
| 473 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> LOC=AJ34; |
---|
| 474 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<9> IOSTANDARD = LVTTL; |
---|
| 475 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> LOC=AK33; |
---|
| 476 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<10> IOSTANDARD = LVTTL; |
---|
| 477 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> LOC=AK34; |
---|
| 478 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<11> IOSTANDARD = LVTTL; |
---|
| 479 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> LOC=AJ35; |
---|
| 480 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<12> IOSTANDARD = LVTTL; |
---|
| 481 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> LOC=AG33; |
---|
| 482 | Net fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin<13> IOSTANDARD = LVTTL; |
---|
| 483 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> LOC=AB35; |
---|
| 484 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<0> IOSTANDARD = LVTTL; |
---|
| 485 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> LOC=AC34; |
---|
| 486 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<1> IOSTANDARD = LVTTL; |
---|
| 487 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> LOC=AA30; |
---|
| 488 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<2> IOSTANDARD = LVTTL; |
---|
| 489 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> LOC=Y27; |
---|
| 490 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<3> IOSTANDARD = LVTTL; |
---|
| 491 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> LOC=AB31; |
---|
| 492 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<4> IOSTANDARD = LVTTL; |
---|
| 493 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> LOC=N37; |
---|
| 494 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<5> IOSTANDARD = LVTTL; |
---|
| 495 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> LOC=AA31; |
---|
| 496 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<6> IOSTANDARD = LVTTL; |
---|
| 497 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> LOC=R34; |
---|
| 498 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<7> IOSTANDARD = LVTTL; |
---|
| 499 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> LOC=AC32; |
---|
| 500 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<8> IOSTANDARD = LVTTL; |
---|
| 501 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> LOC=Y32; |
---|
| 502 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<9> IOSTANDARD = LVTTL; |
---|
| 503 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> LOC=AD35; |
---|
| 504 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<10> IOSTANDARD = LVTTL; |
---|
| 505 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> LOC=Y34; |
---|
| 506 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<11> IOSTANDARD = LVTTL; |
---|
| 507 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> LOC=P37; |
---|
| 508 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<12> IOSTANDARD = LVTTL; |
---|
| 509 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> LOC=R36; |
---|
| 510 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<13> IOSTANDARD = LVTTL; |
---|
| 511 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> LOC=T35; |
---|
| 512 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<14> IOSTANDARD = LVTTL; |
---|
| 513 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> LOC=Y33; |
---|
| 514 | Net fpga_0_radio_bridge_slot_3_radio_DAC_I_pin<15> IOSTANDARD = LVTTL; |
---|
| 515 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> LOC=V34; |
---|
| 516 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<0> IOSTANDARD = LVTTL; |
---|
| 517 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> LOC=AC35; |
---|
| 518 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<1> IOSTANDARD = LVTTL; |
---|
| 519 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> LOC=V33; |
---|
| 520 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<2> IOSTANDARD = LVTTL; |
---|
| 521 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> LOC=Y36; |
---|
| 522 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<3> IOSTANDARD = LVTTL; |
---|
| 523 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> LOC=U37; |
---|
| 524 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<4> IOSTANDARD = LVTTL; |
---|
| 525 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> LOC=AB36; |
---|
| 526 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<5> IOSTANDARD = LVTTL; |
---|
| 527 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> LOC=U35; |
---|
| 528 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<6> IOSTANDARD = LVTTL; |
---|
| 529 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> LOC=Y37; |
---|
| 530 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<7> IOSTANDARD = LVTTL; |
---|
| 531 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> LOC=W37; |
---|
| 532 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<8> IOSTANDARD = LVTTL; |
---|
| 533 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> LOC=AA34; |
---|
| 534 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<9> IOSTANDARD = LVTTL; |
---|
| 535 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> LOC=W36; |
---|
| 536 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<10> IOSTANDARD = LVTTL; |
---|
| 537 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> LOC=AA35; |
---|
| 538 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<11> IOSTANDARD = LVTTL; |
---|
| 539 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> LOC=W30; |
---|
| 540 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<12> IOSTANDARD = LVTTL; |
---|
| 541 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> LOC=W32; |
---|
| 542 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<13> IOSTANDARD = LVTTL; |
---|
| 543 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> LOC=V35; |
---|
| 544 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<14> IOSTANDARD = LVTTL; |
---|
| 545 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> LOC=W34; |
---|
| 546 | Net fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin<15> IOSTANDARD = LVTTL; |
---|
| 547 | Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin LOC=T36; |
---|
| 548 | Net fpga_0_radio_bridge_slot_3_dac_spi_data_pin IOSTANDARD=LVTTL; |
---|
| 549 | Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin LOC=W35; |
---|
| 550 | Net fpga_0_radio_bridge_slot_3_dac_spi_cs_pin IOSTANDARD=LVTTL; |
---|
| 551 | Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin LOC=AA36; |
---|
| 552 | Net fpga_0_radio_bridge_slot_3_dac_spi_clk_pin IOSTANDARD=LVTTL; |
---|
| 553 | Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin LOC=AC37; |
---|
| 554 | Net fpga_0_radio_bridge_slot_3_radio_spi_clk_pin IOSTANDARD=LVTTL; |
---|
| 555 | Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin LOC=AD37; |
---|
| 556 | Net fpga_0_radio_bridge_slot_3_radio_spi_data_pin IOSTANDARD=LVTTL; |
---|
| 557 | Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin LOC=AF36; |
---|
| 558 | Net fpga_0_radio_bridge_slot_3_radio_spi_cs_pin IOSTANDARD=LVTTL; |
---|
| 559 | Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin LOC=AD27; |
---|
| 560 | Net fpga_0_radio_bridge_slot_3_radio_SHDN_pin IOSTANDARD=LVTTL; |
---|
| 561 | Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin LOC=AE37; |
---|
| 562 | Net fpga_0_radio_bridge_slot_3_radio_TxEn_pin IOSTANDARD=LVTTL; |
---|
| 563 | Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin LOC=Y26; |
---|
| 564 | Net fpga_0_radio_bridge_slot_3_radio_RxEn_pin IOSTANDARD=LVTTL; |
---|
| 565 | Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin LOC=AC25; |
---|
| 566 | Net fpga_0_radio_bridge_slot_3_radio_RxHP_pin IOSTANDARD=LVTTL; |
---|
| 567 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin LOC=AM36; |
---|
| 568 | Net fpga_0_radio_bridge_slot_3_radio_24PA_pin IOSTANDARD=LVTTL; |
---|
| 569 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin LOC=AN35; |
---|
| 570 | Net fpga_0_radio_bridge_slot_3_radio_5PA_pin IOSTANDARD=LVTTL; |
---|
| 571 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> LOC=AN37; |
---|
| 572 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<0> IOSTANDARD=LVTTL; |
---|
| 573 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> LOC=AJ37; |
---|
| 574 | Net fpga_0_radio_bridge_slot_3_radio_ANTSW_pin<1> IOSTANDARD=LVTTL; |
---|
| 575 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> LOC=AL35; |
---|
| 576 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<0> IOSTANDARD=LVTTL; |
---|
| 577 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> LOC=AE33; |
---|
| 578 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<1> IOSTANDARD=LVTTL; |
---|
| 579 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> LOC=AM35; |
---|
| 580 | Net fpga_0_radio_bridge_slot_3_radio_LED_pin<2> IOSTANDARD=LVTTL; |
---|
| 581 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin LOC=AF28; |
---|
| 582 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin IOSTANDARD=LVTTL; |
---|
| 583 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin LOC=AD34; |
---|
| 584 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin IOSTANDARD=LVTTL; |
---|
| 585 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin LOC=AK36; |
---|
| 586 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin IOSTANDARD=LVTTL; |
---|
| 587 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin LOC=AE28; |
---|
| 588 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin IOSTANDARD=LVTTL; |
---|
| 589 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> LOC=AG36; |
---|
| 590 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<0> IOSTANDARD=LVTTL; |
---|
| 591 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> LOC=AG37; |
---|
| 592 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<1> IOSTANDARD=LVTTL; |
---|
| 593 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> LOC=T34; |
---|
| 594 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<2> IOSTANDARD=LVTTL; |
---|
| 595 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> LOC=AH37; |
---|
| 596 | Net fpga_0_radio_bridge_slot_3_radio_DIPSW_pin<3> IOSTANDARD=LVTTL; |
---|
| 597 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin LOC=AD32; |
---|
| 598 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin IOSTANDARD=LVTTL; |
---|
| 599 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin LOC=K36; |
---|
| 600 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin IOSTANDARD=LVTTL; |
---|
| 601 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin LOC=W29; |
---|
| 602 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin IOSTANDARD=LVTTL; |
---|
| 603 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin LOC=K37; |
---|
| 604 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin IOSTANDARD=LVTTL; |
---|
| 605 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> LOC=P35; |
---|
| 606 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> IOSTANDARD=LVTTL; |
---|
| 607 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<0> PULLDOWN; |
---|
| 608 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> LOC=AB28; |
---|
| 609 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> IOSTANDARD=LVTTL; |
---|
| 610 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<1> PULLDOWN; |
---|
| 611 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> LOC=M36; |
---|
| 612 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> IOSTANDARD=LVTTL; |
---|
| 613 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<2> PULLDOWN; |
---|
| 614 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> LOC=AF35; |
---|
| 615 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> IOSTANDARD=LVTTL; |
---|
| 616 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<3> PULLDOWN; |
---|
| 617 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> LOC=L36; |
---|
| 618 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> IOSTANDARD=LVTTL; |
---|
| 619 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<4> PULLDOWN; |
---|
| 620 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> LOC=M37; |
---|
| 621 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> IOSTANDARD=LVTTL; |
---|
| 622 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<5> PULLDOWN; |
---|
| 623 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> LOC=R37; |
---|
| 624 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> IOSTANDARD=LVTTL; |
---|
| 625 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<6> PULLDOWN; |
---|
| 626 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> LOC=P36; |
---|
| 627 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> IOSTANDARD=LVTTL; |
---|
| 628 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<7> PULLDOWN; |
---|
| 629 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> LOC=AE34; |
---|
| 630 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> IOSTANDARD=LVTTL; |
---|
| 631 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<8> PULLDOWN; |
---|
| 632 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> LOC=Y31; |
---|
| 633 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> IOSTANDARD=LVTTL; |
---|
| 634 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin<9> PULLDOWN; |
---|
| 635 | Net fpga_0_radio_bridge_slot_3_radio_LD_pin LOC=AB37; |
---|
| 636 | Net fpga_0_radio_bridge_slot_3_radio_LD_pin IOSTANDARD=LVTTL; |
---|
| 637 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin LOC=AM37; |
---|
| 638 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin IOSTANDARD=LVTTL; |
---|
| 639 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin LOC=AL36; |
---|
| 640 | Net fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin IOSTANDARD=LVTTL; |
---|
| 641 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin LOC=U36; |
---|
| 642 | Net fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin IOSTANDARD=LVTTL; |
---|
| 643 | Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin LOC=AG35; |
---|
| 644 | Net fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin IOSTANDARD=LVTTL; |
---|
| 645 | Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin LOC=AE36; |
---|
| 646 | Net fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin IOSTANDARD=LVTTL; |
---|
| 647 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO LOC=AE32; |
---|
| 648 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO IOSTANDARD=LVTTL; |
---|
| 649 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO SLEW = SLOW; |
---|
| 650 | Net fpga_0_radio_bridge_slot_3_radio_EEPROM_IO DRIVE = 8; |
---|
| 651 | |
---|
| 652 | #### Module eeprom_controller constraints |
---|
| 653 | |
---|
| 654 | Net fpga_0_eeprom_controller_DQ0_pin LOC=AH22; |
---|
| 655 | Net fpga_0_eeprom_controller_DQ0_pin IOSTANDARD = LVTTL; |
---|
| 656 | Net fpga_0_eeprom_controller_DQ0_pin SLEW = SLOW; |
---|
| 657 | Net fpga_0_eeprom_controller_DQ0_pin DRIVE = 8; |
---|
[1432] | 658 | |
---|
[1442] | 659 | Net mgt_null_controller_0_rxn_mgt01_pin<0> LOC = A22; |
---|
| 660 | Net mgt_null_controller_0_rxp_mgt01_pin<0> LOC = A21; |
---|
| 661 | Net mgt_null_controller_0_txn_mgt01_pin<0> LOC = A25; |
---|
| 662 | Net mgt_null_controller_0_txp_mgt01_pin<0> LOC = A24; |
---|
| 663 | INST *mgt01*INST_A* LOC = GT11_X0Y9; |
---|
[1432] | 664 | |
---|
[1442] | 665 | Net mgt_null_controller_0_rxn_mgt01_pin<1> LOC = A30; |
---|
| 666 | Net mgt_null_controller_0_rxp_mgt01_pin<1> LOC = A29; |
---|
| 667 | Net mgt_null_controller_0_txn_mgt01_pin<1> LOC = A27; |
---|
| 668 | Net mgt_null_controller_0_txp_mgt01_pin<1> LOC = A26; |
---|
| 669 | INST *mgt01*INST_B* LOC = GT11_X0Y8; |
---|
[1432] | 670 | |
---|
[1442] | 671 | Net mgt_null_controller_0_rxn_mgt02_pin<0> LOC = A32; |
---|
| 672 | Net mgt_null_controller_0_rxp_mgt02_pin<0> LOC = A31; |
---|
| 673 | Net mgt_null_controller_0_txn_mgt02_pin<0> LOC = A35; |
---|
| 674 | Net mgt_null_controller_0_txp_mgt02_pin<0> LOC = A34; |
---|
| 675 | INST *mgt02*INST_A* LOC = GT11_X0Y7; |
---|
[1432] | 676 | |
---|
[1442] | 677 | Net mgt_null_controller_0_rxn_mgt02_pin<1> LOC = D39; |
---|
| 678 | Net mgt_null_controller_0_rxp_mgt02_pin<1> LOC = C39; |
---|
| 679 | Net mgt_null_controller_0_txn_mgt02_pin<1> LOC = A37; |
---|
| 680 | Net mgt_null_controller_0_txp_mgt02_pin<1> LOC = A36; |
---|
| 681 | INST *mgt02*INST_B* LOC = GT11_X0Y6; |
---|
[1432] | 682 | |
---|
[1442] | 683 | Net mgt_null_controller_0_rxn_mgt03_pin<0> LOC = K39; |
---|
| 684 | Net mgt_null_controller_0_rxp_mgt03_pin<0> LOC = J39; |
---|
| 685 | Net mgt_null_controller_0_txn_mgt03_pin<0> LOC = N39; |
---|
| 686 | Net mgt_null_controller_0_txp_mgt03_pin<0> LOC = M39; |
---|
| 687 | INST *mgt03*INST_A* LOC = GT11_X0Y5; |
---|
[1432] | 688 | |
---|
[1442] | 689 | Net mgt_null_controller_0_rxn_mgt03_pin<1> LOC = V39; |
---|
| 690 | Net mgt_null_controller_0_rxp_mgt03_pin<1> LOC = U39; |
---|
| 691 | Net mgt_null_controller_0_txn_mgt03_pin<1> LOC = R39; |
---|
| 692 | Net mgt_null_controller_0_txp_mgt03_pin<1> LOC = P39; |
---|
| 693 | INST *mgt03*INST_B* LOC = GT11_X0Y4; |
---|
[1432] | 694 | |
---|
[1442] | 695 | Net mgt_null_controller_0_rxn_mgt05_pin<0> LOC = AM39; |
---|
| 696 | Net mgt_null_controller_0_rxp_mgt05_pin<0> LOC = AL39; |
---|
| 697 | Net mgt_null_controller_0_txn_mgt05_pin<0> LOC = AR39; |
---|
| 698 | Net mgt_null_controller_0_txp_mgt05_pin<0> LOC = AP39; |
---|
| 699 | INST *mgt05*INST_A* LOC = GT11_X0Y3; |
---|
[1432] | 700 | |
---|
[1442] | 701 | Net mgt_null_controller_0_rxn_mgt05_pin<1> LOC = AW36; |
---|
| 702 | Net mgt_null_controller_0_rxp_mgt05_pin<1> LOC = AW37; |
---|
| 703 | Net mgt_null_controller_0_txn_mgt05_pin<1> LOC = AU39; |
---|
| 704 | Net mgt_null_controller_0_txp_mgt05_pin<1> LOC = AT39; |
---|
| 705 | INST *mgt05*INST_B* LOC = GT11_X0Y2; |
---|
[1432] | 706 | |
---|
[1442] | 707 | Net mgt_null_controller_0_rxn_mgt06_pin<0> LOC = AW30; |
---|
| 708 | Net mgt_null_controller_0_rxp_mgt06_pin<0> LOC = AW31; |
---|
| 709 | Net mgt_null_controller_0_txn_mgt06_pin<0> LOC = AW27; |
---|
| 710 | Net mgt_null_controller_0_txp_mgt06_pin<0> LOC = AW28; |
---|
| 711 | INST *mgt06*INST_A* LOC = GT11_X0Y1; |
---|
[1432] | 712 | |
---|
[1442] | 713 | Net mgt_null_controller_0_rxn_mgt06_pin<1> LOC = AW21; |
---|
| 714 | Net mgt_null_controller_0_rxp_mgt06_pin<1> LOC = AW22; |
---|
| 715 | Net mgt_null_controller_0_txn_mgt06_pin<1> LOC = AW24; |
---|
| 716 | Net mgt_null_controller_0_txp_mgt06_pin<1> LOC = AW25; |
---|
| 717 | INST *mgt06*INST_B* LOC = GT11_X0Y0; |
---|
[1432] | 718 | |
---|
[1442] | 719 | Net mgt_null_controller_0_rxn_mgt09_pin<0> LOC = AW10; |
---|
| 720 | Net mgt_null_controller_0_rxp_mgt09_pin<0> LOC = AW9; |
---|
| 721 | Net mgt_null_controller_0_txn_mgt09_pin<0> LOC = AW13; |
---|
| 722 | Net mgt_null_controller_0_txp_mgt09_pin<0> LOC = AW12; |
---|
| 723 | INST *mgt09*INST_A* LOC = GT11_X1Y1; |
---|
[1432] | 724 | |
---|
[1442] | 725 | Net mgt_null_controller_0_rxn_mgt09_pin<1> LOC = AW19; |
---|
| 726 | Net mgt_null_controller_0_rxp_mgt09_pin<1> LOC = AW18; |
---|
| 727 | Net mgt_null_controller_0_txn_mgt09_pin<1> LOC = AW16; |
---|
| 728 | Net mgt_null_controller_0_txp_mgt09_pin<1> LOC = AW15; |
---|
| 729 | INST *mgt09*INST_B* LOC = GT11_X1Y0; |
---|
[1432] | 730 | |
---|
[1442] | 731 | Net mgt_null_controller_0_rxn_mgt10_pin<0> LOC = AM1; |
---|
| 732 | Net mgt_null_controller_0_rxp_mgt10_pin<0> LOC = AL1; |
---|
| 733 | Net mgt_null_controller_0_txn_mgt10_pin<0> LOC = AR1; |
---|
| 734 | Net mgt_null_controller_0_txp_mgt10_pin<0> LOC = AP1; |
---|
| 735 | INST *mgt10*INST_A* LOC = GT11_X1Y3; |
---|
[1432] | 736 | |
---|
[1442] | 737 | Net mgt_null_controller_0_rxn_mgt10_pin<1> LOC = AW4; |
---|
| 738 | Net mgt_null_controller_0_rxp_mgt10_pin<1> LOC = AW3; |
---|
| 739 | Net mgt_null_controller_0_txn_mgt10_pin<1> LOC = AU1; |
---|
| 740 | Net mgt_null_controller_0_txp_mgt10_pin<1> LOC = AT1; |
---|
| 741 | INST *mgt10*INST_B* LOC = GT11_X1Y2; |
---|
[1432] | 742 | |
---|
[1442] | 743 | Net mgt_null_controller_0_rxn_mgt12_pin<0> LOC = K1; |
---|
| 744 | Net mgt_null_controller_0_rxp_mgt12_pin<0> LOC = J1; |
---|
| 745 | Net mgt_null_controller_0_txn_mgt12_pin<0> LOC = N1; |
---|
| 746 | Net mgt_null_controller_0_txp_mgt12_pin<0> LOC = M1; |
---|
| 747 | INST *mgt12*INST_A* LOC = GT11_X1Y5; |
---|
[1432] | 748 | |
---|
[1442] | 749 | Net mgt_null_controller_0_rxn_mgt12_pin<1> LOC = V1; |
---|
| 750 | Net mgt_null_controller_0_rxp_mgt12_pin<1> LOC = U1; |
---|
| 751 | Net mgt_null_controller_0_txn_mgt12_pin<1> LOC = R1; |
---|
| 752 | Net mgt_null_controller_0_txp_mgt12_pin<1> LOC = P1; |
---|
| 753 | INST *mgt12*INST_B* LOC = GT11_X1Y4; |
---|
[1432] | 754 | |
---|
[1442] | 755 | Net mgt_null_controller_0_rxn_mgt13_pin<0> LOC = A8; |
---|
| 756 | Net mgt_null_controller_0_rxp_mgt13_pin<0> LOC = A9; |
---|
| 757 | Net mgt_null_controller_0_txn_mgt13_pin<0> LOC = A5; |
---|
| 758 | Net mgt_null_controller_0_txp_mgt13_pin<0> LOC = A6; |
---|
| 759 | INST *mgt13*INST_A* LOC = GT11_X1Y7; |
---|
[1432] | 760 | |
---|
[1442] | 761 | Net mgt_null_controller_0_rxn_mgt13_pin<1> LOC = D1; |
---|
| 762 | Net mgt_null_controller_0_rxp_mgt13_pin<1> LOC = C1; |
---|
| 763 | Net mgt_null_controller_0_txn_mgt13_pin<1> LOC = A3; |
---|
| 764 | Net mgt_null_controller_0_txp_mgt13_pin<1> LOC = A4; |
---|
| 765 | INST *mgt13*INST_B* LOC = GT11_X1Y6; |
---|
[1432] | 766 | |
---|
[1442] | 767 | Net mgt_null_controller_0_rxn_mgt14_pin<0> LOC = A18; |
---|
| 768 | Net mgt_null_controller_0_rxp_mgt14_pin<0> LOC = A19; |
---|
| 769 | Net mgt_null_controller_0_txn_mgt14_pin<0> LOC = A15; |
---|
| 770 | Net mgt_null_controller_0_txp_mgt14_pin<0> LOC = A16; |
---|
| 771 | INST *mgt14*INST_A* LOC = GT11_X1Y9; |
---|
[1432] | 772 | |
---|
[1442] | 773 | Net mgt_null_controller_0_rxn_mgt14_pin<1> LOC = A10; |
---|
| 774 | Net mgt_null_controller_0_rxp_mgt14_pin<1> LOC = A11; |
---|
| 775 | Net mgt_null_controller_0_txn_mgt14_pin<1> LOC = A13; |
---|
| 776 | Net mgt_null_controller_0_txp_mgt14_pin<1> LOC = A14; |
---|
| 777 | INST *mgt14*INST_B* LOC = GT11_X1Y8; |
---|