1 | |
---|
2 | ################################################################### |
---|
3 | # Copyright (c) 2006 Rice University |
---|
4 | # All Rights Reserved |
---|
5 | # This code is covered by the Rice-WARP license |
---|
6 | # See http://warp.rice.edu/license/ for details |
---|
7 | ################################################################### |
---|
8 | |
---|
9 | BEGIN radio_bridge |
---|
10 | |
---|
11 | ## Peripheral Options |
---|
12 | OPTION IPTYPE = PERIPHERAL |
---|
13 | OPTION IMP_NETLIST = TRUE |
---|
14 | OPTION HDL = VERILOG |
---|
15 | OPTION ARCH_SUPPORT_MAP = (virtex2p=PREFERRED, virtex4=PREFERRED, others=AVAILABLE) |
---|
16 | OPTION IP_GROUP = USER |
---|
17 | OPTION USAGE_LEVEL = BASE_USER |
---|
18 | OPTION RUN_NGCBUILD = TRUE |
---|
19 | |
---|
20 | IO_INTERFACE IO_IF = radio_bridge, IO_TYPE = WARP_RADIOBRIDGE_V1 |
---|
21 | PARAMETER C_FAMILY = virtex2p, DT = STRING |
---|
22 | |
---|
23 | ## Ports |
---|
24 | #################################################################################### |
---|
25 | ## User Ports |
---|
26 | ## The user must connect sources/sinks to these ports in XPS in order to use |
---|
27 | ## the radio board. The rest of the board's connections are made automatically |
---|
28 | #################################################################################### |
---|
29 | PORT user_ADC_I = "", DIR = O, VEC = [0:13], IO_IS = userADCI |
---|
30 | PORT user_ADC_Q = "", DIR = O, VEC = [0:13], IO_IS = userADCQ |
---|
31 | |
---|
32 | PORT user_DAC_I = "", DIR = I, VEC = [0:15], IO_IS = userDACI |
---|
33 | PORT user_DAC_Q = "", DIR = I, VEC = [0:15], IO_IS = userDACQ |
---|
34 | |
---|
35 | PORT user_RxRF_gain = "", DIR = I, VEC = [0:1], IO_IS = userRxRFG |
---|
36 | PORT user_RxBB_gain = "", DIR = I, VEC = [0:4], IO_IS = userRxBBG |
---|
37 | |
---|
38 | PORT user_Tx_gain = "", DIR = I, VEC = [0:5], IO_IS = userTxG |
---|
39 | |
---|
40 | PORT user_TxModelStart = "", DIR = O |
---|
41 | |
---|
42 | PORT user_RSSI_ADC_clk = "", DIR = I |
---|
43 | |
---|
44 | PORT user_RSSI_ADC_D = "", DIR = O, VEC = [0:9], IO_IS = userRSSI_D |
---|
45 | |
---|
46 | PORT user_EEPROM_IO_T = "", DIR = I |
---|
47 | PORT user_EEPROM_IO_O = "", DIR = I |
---|
48 | PORT user_EEPROM_IO_I = "", DIR = O |
---|
49 | |
---|
50 | PORT user_SHDN_external = "", DIR = I |
---|
51 | PORT user_RxEn_external = "", DIR = I |
---|
52 | PORT user_TxEn_external = "", DIR = I |
---|
53 | PORT user_RxHP_external = "", DIR = I |
---|
54 | |
---|
55 | #################################################################################### |
---|
56 | |
---|
57 | #Automatically tied to sys_clk_s, the OPB clock created by BSB |
---|
58 | # Custom clock setups may need to change this |
---|
59 | # Show defaults in System Assembly to view and change this assignment |
---|
60 | PORT converter_clock_in = "", DIR = I, SIGIS = CLK, ASSIGNMENT = REQUIRE |
---|
61 | |
---|
62 | PORT converter_clock_out = "", DIR = O, SIGIS = CLK |
---|
63 | |
---|
64 | PORT radio_RSSI_ADC_clk = "", DIR = O |
---|
65 | |
---|
66 | PORT radio_DAC_I = "", DIR = O, VEC = [15:0], IO_IS = radioDACI, ENDIAN = LITTLE |
---|
67 | PORT radio_DAC_Q = "", DIR = O, VEC = [15:0], IO_IS = radioDACQ, ENDIAN = LITTLE |
---|
68 | |
---|
69 | PORT radio_ADC_I = "", DIR = I, VEC = [13:0], IO_IS = radioADCI, ENDIAN = LITTLE |
---|
70 | PORT radio_ADC_Q = "", DIR = I, VEC = [13:0], IO_IS = radioADCQ, ENDIAN = LITTLE |
---|
71 | |
---|
72 | PORT radio_B = "", DIR = O, VEC = [6:0], IO_IS = radioGain, ENDIAN = LITTLE |
---|
73 | |
---|
74 | PORT radio_ANTSW = "", DIR = O, VEC = [1:0], IO_IS = b2r_ANTSW, ENDIAN = LITTLE |
---|
75 | PORT radio_LED = "", DIR = O, VEC = [2:0], IO_IS = b2r_LED, ENDIAN = LITTLE |
---|
76 | PORT radio_DIPSW = "", DIR = I, VEC = [3:0], IO_IS = b2r_DIPSW, ENDIAN = LITTLE |
---|
77 | PORT radio_RSSI_ADC_D = "", DIR = I, VEC = [9:0], IO_IS = b2r_RSSI_ADC_D, ENDIAN = LITTLE |
---|
78 | |
---|
79 | PORT radio_EEPROM_IO = "", DIR = IO, THREE_STATE = FALSE, IOB_STATE = BUF |
---|
80 | |
---|
81 | PORT radio_spi_clk = "", DIR = O |
---|
82 | PORT radio_spi_data = "", DIR = O |
---|
83 | PORT radio_spi_cs = "", DIR = O |
---|
84 | PORT radio_SHDN = "", DIR = O |
---|
85 | PORT radio_TxEn = "", DIR = O |
---|
86 | PORT radio_RxEn = "", DIR = O |
---|
87 | PORT radio_RxHP = "", DIR = O |
---|
88 | PORT radio_24PA = "", DIR = O |
---|
89 | PORT radio_5PA = "", DIR = O |
---|
90 | PORT radio_RX_ADC_DCS = "", DIR = O |
---|
91 | PORT radio_RX_ADC_DFS = "", DIR = O |
---|
92 | PORT radio_RX_ADC_PWDNA = "", DIR = O |
---|
93 | PORT radio_RX_ADC_PWDNB = "", DIR = O |
---|
94 | PORT radio_RSSI_ADC_CLAMP = "", DIR = O |
---|
95 | PORT radio_RSSI_ADC_HIZ = "", DIR = O |
---|
96 | PORT radio_RSSI_ADC_SLEEP = "", DIR = O |
---|
97 | PORT radio_LD = "", DIR = I |
---|
98 | PORT radio_RX_ADC_OTRA = "", DIR = I |
---|
99 | PORT radio_RX_ADC_OTRB = "", DIR = I |
---|
100 | PORT radio_RSSI_ADC_OTR = "", DIR = I |
---|
101 | PORT radio_DAC_PLL_LOCK = "", DIR = I |
---|
102 | PORT radio_DAC_RESET = "", DIR = O |
---|
103 | |
---|
104 | PORT controller_logic_clk = "", DIR = I |
---|
105 | PORT controller_spi_clk = "", DIR = I |
---|
106 | PORT controller_spi_data = "", DIR = I |
---|
107 | PORT controller_radio_cs = "", DIR = I |
---|
108 | PORT controller_dac_cs = "", DIR = I |
---|
109 | PORT controller_SHDN = "", DIR = I |
---|
110 | PORT controller_TxEn = "", DIR = I |
---|
111 | PORT controller_RxEn = "", DIR = I |
---|
112 | PORT controller_RxHP = "", DIR = I |
---|
113 | PORT controller_24PA = "", DIR = I |
---|
114 | PORT controller_5PA = "", DIR = I |
---|
115 | PORT controller_ANTSW = "", DIR = I, VEC = [0:1], IO_IS = c2b_ANTSW |
---|
116 | PORT controller_LED = "", DIR = I, VEC = [0:2], IO_IS = c2b_LED |
---|
117 | PORT controller_RX_ADC_DCS = "", DIR = I |
---|
118 | PORT controller_RX_ADC_DFS = "", DIR = I |
---|
119 | PORT controller_RX_ADC_PWDNA = "", DIR = I |
---|
120 | PORT controller_RX_ADC_PWDNB = "", DIR = I |
---|
121 | PORT controller_RSSI_ADC_CLAMP = "", DIR = I |
---|
122 | PORT controller_RSSI_ADC_HIZ = "", DIR = I |
---|
123 | PORT controller_RSSI_ADC_SLEEP = "", DIR = I |
---|
124 | PORT controller_DIPSW = "", DIR = O, VEC = [0:3], IO_IS = c2b_DIPSW |
---|
125 | PORT controller_RSSI_ADC_D = "", DIR = O, VEC = [0:9], IO_IS = c2b_RSSI_ADC_D |
---|
126 | PORT controller_LD = "", DIR = O |
---|
127 | PORT controller_RX_ADC_OTRA = "", DIR = O |
---|
128 | PORT controller_RX_ADC_OTRB = "", DIR = O |
---|
129 | PORT controller_RSSI_ADC_OTR = "", DIR = O |
---|
130 | PORT controller_DAC_PLL_LOCK = "", DIR = O |
---|
131 | PORT controller_DAC_RESET = "", DIR = I |
---|
132 | PORT controller_TxStart = "", DIR = I |
---|
133 | PORT dac_spi_data = "", DIR = O |
---|
134 | PORT dac_spi_cs = "", DIR = O |
---|
135 | PORT dac_spi_clk = "", DIR = O |
---|
136 | PORT controller_SHDN_external = "", DIR = O |
---|
137 | PORT controller_RxEn_external = "", DIR = O |
---|
138 | PORT controller_TxEn_external = "", DIR = O |
---|
139 | PORT controller_RxHP_external = "", DIR = O |
---|
140 | |
---|
141 | END |
---|